## **GENERAL DESCRIPTION**

The 83210 is a low skew, 1-to-10 HSTL Fanout Buffer. The class II HSTL outputs are balanced push-pull in design, capable of delivering 16mA into a 10pF load. This class allows both source series termination and symmetrically double parallel termination.

## **F**EATURES

- Ten single-ended HSTL outputs
- One single-ended HSTL clock input
- Maximum input frequency: 150MHz
- Output skew: 110ps (maximum)
- Part-to-part skew: 2ns (maximum)
- 1.5V power supply
- 0°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

## **BLOCK DIAGRAM**



## **PIN ASSIGNMENT**



Y package Top View

#### TABLE 1. PIN DESCRIPTIONS

|                                              | -                                            |         |          |                                                                                                                                                   |  |  |  |  |  |  |  |  |
|----------------------------------------------|----------------------------------------------|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Number                                       | Name                                         | Name Ty |          | Description                                                                                                                                       |  |  |  |  |  |  |  |  |
| 1, 3, 7, 12, 13,<br>20, 21, 28, 29           | V <sub>dd</sub>                              | Power   |          | Power supply pins.                                                                                                                                |  |  |  |  |  |  |  |  |
| 2, 5, 8, 9, 10,<br>16, 17, 24, 25, 31, 32    | GND                                          | Power   |          | Power supply ground.                                                                                                                              |  |  |  |  |  |  |  |  |
| 4                                            | nOE                                          | Input   | Pulldown | Output enable/disable input pin. When LOW, outputs Qx outputs are enabled. When HIGH, Qx outputs are disabled low. LVCMOS/LVTTL interface levels. |  |  |  |  |  |  |  |  |
| 5                                            | IN                                           | Input   |          | Single-ended reference clock input. HSTL interface levels.                                                                                        |  |  |  |  |  |  |  |  |
| 11, 14, 15,<br>18, 19, 22,<br>23, 26, 27, 30 | Q9, Q8, Q7, Q6,<br>Q5, Q4, Q3, Q2,<br>Q1, Q0 | Output  |          | Single-ended HSTL clock outputs.                                                                                                                  |  |  |  |  |  |  |  |  |

NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|--------|-------------------------|-----------------|---------|---------|---------|-------|
| C      | Input Capacitance       |                 |         | 4       |         | pF    |
| R      | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |
| C      | Output Pin Capacitance  |                 |         | 4.5     | 6       | pF    |
| R      | Output Impedance        |                 |         | 20      |         | Ω     |

# RENESAS

### Absolute Maximum Ratings

| Supply Voltage, $V_{DD}$                                                                                               | 4.6V                         |
|------------------------------------------------------------------------------------------------------------------------|------------------------------|
| Inputs, V                                                                                                              | -0.5V to $V_{_{DD}}$ + 0.5 V |
| Outputs, $V_{o}$                                                                                                       | -0.5V to $V_{DD}$ + 0.5V     |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | 75.5°C/W (0 mps)             |
| Storage Temperature, $T_{_{STG}}$                                                                                      | -65°C to 150°C               |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

### Table 3A. Power Supply DC Characteristics, $V_{_{DD}} = 1.5V \pm 8\%$ , Ta = 0°C to 85°C

| Symbol | Parameter                | Test Conditions                  | Minimum | Typical | Maximum | Units |
|--------|--------------------------|----------------------------------|---------|---------|---------|-------|
| V      | Power Supply Voltage     |                                  | 1.38    | 1.5     | 1.62    | V     |
|        | Power Supply Current     | Outputs Loaded @ 62.5MHz         |         | 215     | 250     | mA    |
|        | Quiescent Supply Current | $V_{IN} = 0V$ , outputs disabled |         |         | 1       | mA    |

## TABLE 3B. LVCMOS / LVTTL DC CHARACTERISTICS, $V_{DD} = 1.5V \pm 8\%$ , TA = 0°C to 85°C

| Symbol | Parameter          |     | Test Conditions | Minimum | Typical | Maximum               | Units |
|--------|--------------------|-----|-----------------|---------|---------|-----------------------|-------|
| V      | Input High Voltage | nOE |                 | 0.7*V   |         | V <sub>DD</sub> + 0.3 | V     |
| V      | Input Low Voltage  | nOE |                 | -0.3    |         | 0.3*V <sub>DD</sub>   | V     |
| I.     | Input High Current | nOE |                 |         |         | 150                   | μA    |
| I      | Input Low Current  | nOE |                 | -5      |         |                       | μA    |

## TABLE 3C. HSTL DC Characteristics, $V_{_{DD}} = 1.5V \pm 8\%$ , TA = 0°C to 85°C

| Symbol          | Parameter           |    | Test Conditions              | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|----|------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Voltage  | IN | )/075\/                      | 0.85    |         | 1.8                   | V     |
| V               | Input Low Voltage   | IN | $V_{_{\text{REF}}} = 0.75 V$ | -0.3    |         | 0.65                  | V     |
| V <sub>oh</sub> | Output High Voltage |    | I <sub>он</sub> = -16mA      | 1.0     |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>ol</sub> | Output Low Voltage  |    | I <sub>oL</sub> = 16mA       | -0.3    |         | 0.4                   | V     |

| Symbol                          | Parameter                              | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|-----------------|---------|---------|---------|-------|
| f <sub>IN</sub>                 | Input Frequency                        |                 |         |         | 150     | MHz   |
| t <sub>PLH</sub>                | Propagation Delay, Low-to-High; NOTE 1 |                 | 1.0     |         | 5.5     | ns    |
| t <sub>PHL</sub>                | Propagation Delay, High-to-Low NOTE 1  |                 | 1.0     |         | 5.5     | ns    |
| tsk(o)                          | Output Skew; NOTE 2, 4                 |                 |         |         | 110     | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 3, 4           |                 |         |         | 2       | ns    |
| t                               | Output Enable Time                     |                 |         |         | 7       | ns    |
| t <sub>DIS</sub>                | Output Disable Time                    |                 |         |         | 7       | ns    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  | 20% to 80%      | 250     |         | 1.3     | ns    |
|                                 | Output Duty Ovela                      | Fout ≤ 100MHz   | 48      |         | 52      | %     |
| odc                             | Output Duty Cycle                      | Fout > 100MHz   | 45      |         | 55      | %     |

**TABLE 4. AC CHARACTERISTICS,**  $V_{DD} = 1.5V \pm 8\%$ , TA = 0°C TO 85°C

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Measured from the  $V_{DD}/2$  of the input to  $V_{DD}/2$  of the output.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at  $V_{p0}/2$  of the output. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions at the same temperature. Using the same type of inputs on each device, the outputs are measured at  $V_{p0}/2$  of the output.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

# **PARAMETER MEASUREMENT INFORMATION**



# **APPLICATIONS** INFORMATION

## **RECOMMENDATIONS FOR UNUSED OUTPUT PINS**

**OUTPUTS:** 

**HSTL OUTPUTS** All unused HSTL outputs can be left floating. We recommend that there is no trace attached.

# **R**ELIABILITY INFORMATION

# Table 5. $\theta_{_{JA}} \text{vs.}$ Air Flow Table for 32 Lead TQFP

| $\theta_{_{JA}}$ by Velocity (Meters per Second) |          |          |          |  |  |  |  |
|--------------------------------------------------|----------|----------|----------|--|--|--|--|
|                                                  | 0        | 1        | 2.5      |  |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards      | 75.5°C/W | 65.8°C/W | 62.2°C/W |  |  |  |  |

#### TRANSISTOR COUNT

The transistor count for 83210 is: 218

# RENESAS

PACKAGE OUTLINE - Y SUFFIX FOR 32 LEAD TQFP



TABLE 6. PACKAGE DIMENSIONS

|          | JEDEC VARIATION<br>ALL DIMENSIONS IN MILLIMETERS |            |            |  |  |  |  |
|----------|--------------------------------------------------|------------|------------|--|--|--|--|
| 0////201 | ABA-HD                                           |            |            |  |  |  |  |
| SYMBOL   | MINIMUM                                          | NOMINAL    | MAXIMUM    |  |  |  |  |
| N        |                                                  | 32         |            |  |  |  |  |
| А        |                                                  |            | 1.20       |  |  |  |  |
| A1       | 0.05                                             |            | 0.15       |  |  |  |  |
| A2       | 0.95                                             | 1.00       | 1.05       |  |  |  |  |
| b        | 0.30                                             | 0.35       | 0.40       |  |  |  |  |
| с        | 0.09                                             |            | 0.20       |  |  |  |  |
| D & E    |                                                  | 9.00 BASIC |            |  |  |  |  |
| D1 & E1  |                                                  | 7.00 BASIC |            |  |  |  |  |
| D2 & E2  |                                                  | 5.60 Ref.  |            |  |  |  |  |
| е        |                                                  | 0.80 BASIC |            |  |  |  |  |
| L        | 0.45                                             | 0.60       | 0.75       |  |  |  |  |
| θ        | 0°                                               |            | <b>7</b> ° |  |  |  |  |
| ccc      |                                                  |            | 0.10       |  |  |  |  |

Reference Document: JEDEC Publication 95, MS-026

### TABLE 7. ORDERING INFORMATION

| Part/Order Number | Marking      | Package                  | Shipping Packaging | Temperature |
|-------------------|--------------|--------------------------|--------------------|-------------|
| 83210AYLF         | ICS83210AYLF | 32 lead "Lead-Free" TQFP | tray               | 0°C to 85°C |
| 83210AYLFT        | ICS83210AYLF | 32 lead "Lead-Free" TQFP | tape & reel        | 0°C to 85°C |

# RENESAS

|     | REVISION HISTORY SHEET |                  |                                                                                                                                                                                                                                                                       |         |  |  |  |
|-----|------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
| Rev | Table                  | Page             | Description of Change                                                                                                                                                                                                                                                 | Date    |  |  |  |
| A   | T3C<br>T4<br>T7        | 3<br>4<br>7<br>8 | HSTL DC Characteristics Table - deleted NOTE 1, does not apply.<br>AC Characteristics Table - added thermal note.<br>Updated Package Outline.<br>Ordering Information Table - Deleted "ICS" prefix from Part/Order Number column.<br>Changed DT format header/footer. | 9/9/10  |  |  |  |
| А   | Τ7                     | 8                | Ordering Information - removed leaded devices.<br>Updated data sheet format.                                                                                                                                                                                          | 4/28/15 |  |  |  |
| A   | Τ7                     | 8                | Removed ICS from the part number where needed.<br>Ordering Information - Deleted LF note below table.<br>Updated Header and footer.                                                                                                                                   | 3/10/16 |  |  |  |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/