# HIGH-BANDWIDTH DUAL SPDT DIFFERENTIAL SIGNAL SWITCH WITH INPUT LOGIC TRANSLATION #### **FEATURES** - High-Bandwidth Data Paths Up to 800 MHz - Specified Break-Before-Make Switching - Control Inputs Reference to V<sub>IO</sub> - Low Charge Injection - **Excellent ON-State Resistance Matching** - Low Total Harmonic Distortion (THD) - 2.3-V to 3.6-V Power Supply (V<sub>+</sub>) - 1.65-V to 1.95-V Logic Supply (V<sub>IO</sub>) - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 4000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - 200-V Machine Model (A115-A) #### 2 APPLICATIONS - Cell Phones - **PDAs** - Portable Instrumentation - Low-Voltage Differential Signal Routing - Mobile Industry Processor Interface (MIPI) Signal Routing #### **Table 1. TERMINAL ASSIGNMENTS** YZT PACKAGE (BOTTOM VIEW) | | Α | В | С | D | |---|-----------------|-----|------|----------------| | 1 | IN1 | NO1 | COM1 | NC1 | | 2 | V <sub>IO</sub> | GND | GND | V <sub>+</sub> | | 3 | IN2 | NO2 | COM2 | NC2 | #### 3 DESCRIPTION/ORDERING INFORMATION The TS3DS26227 is a dual single-pole double-throw (SPDT) analog switch that is designed to operate from 2.3 V to 3.6 V. The device offers high-bandwidth data paths, and a break-before-make feature to prevent signal distortion during the transferring of a signal from one path to another. The device has excellent total harmonic distortion (THD) performance and consumes very low power. These features make this device suitable for portable applications. The TS3DS26227 has a separate logic supply pin $(V_{IO})$ that operates from 1.65 V to 1.95 V. $V_{IO}$ powers the control circuitry, which allows the TS3DS26227 to be controlled by 1.8-V signals. #### **Table 2. ORDERING INFORMATION** | T <sub>A</sub> | PACKAGE <sup>(1)</sup> (2) | | ORDERABLE PART NUMBER | TOP-SIDE MARKING(3) | |----------------|----------------------------------------------------------------------------|---------------|-----------------------|---------------------| | _/// to 85°C | NanoFree <sup>™</sup> – WCSP (DSBGA)<br>0.23-mm Large Bump – YZT (Pb-free) | Tape and reel | TS3DS26227YZTR | | - (1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. - (2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. - (3) YZT: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition (1 = SnPb, • = Pb-free). Table 3. SUMMARY OF CHARACTERISTICS(1) | Configuration | Dual 2:1<br>Multiplexer/Demultiplexer<br>(2 x SPDT) | |---------------------------------------------------------------|-----------------------------------------------------| | Number of channels | 2 | | ON-state resistance (r <sub>on</sub> ) | 5 Ω max | | ON-state resistance match (Δr <sub>on</sub> ) | 0.1 Ω max | | ON-state resistance flatness [r <sub>on(flat)</sub> ] | 3 Ω max | | Turn-on/turn-off time (t <sub>ON</sub> /t <sub>OFF</sub> ) | 9 ns/4 ns | | Break-before-make time (t <sub>BBM</sub> ) | 8 ns | | Charge injection (Q <sub>C</sub> ) | 5.5 pC | | Bandwidth (BW) | 800 MHz | | OFF isolation (O <sub>ISO</sub> ) | -40 dB | | Crosstalk (X <sub>TALK</sub> ) | –39 dB | | Leakage current [I <sub>NO(OFF)</sub> /I <sub>NC(OFF)</sub> ] | ±5 nA | | Power-supply current (I <sub>+</sub> ) | ±20 nA | | Package options | 12-bump WCSP | (1) $V_+ = 2.7 \text{ V}, T_A = 25^{\circ}\text{C}$ **Table 4. FUNCTION TABLE** | IN | NC TO COM,<br>COM TO NC | NO TO COM,<br>COM TO NO | |----|-------------------------|-------------------------| | L | ON | OFF | | Н | OFF | ON | ### **LOGIC DIAGRAM** A. IN1 and IN2 are control inputs referenced to $V_{IO}$ . # ABSOLUTE MAXIMUM RATINGS(1) (2) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------|------|----------------------|------| | $V_{+}$ $V_{IO}$ | Supply voltage range (3) | | -0.5 | 4.6 | V | | $V_{NC} \ V_{NO} \ V_{COM}$ | Analog voltage range <sup>(3)</sup> (4) (5) | | -0.5 | V <sub>+</sub> + 0.5 | V | | I <sub>K</sub> | Analog port diode current | $V_{NC}$ , $V_{NO}$ , $V_{COM} < 0$ , or $V_{NC}$ , $V_{NO}$ , $V_{COM} > V_+ + 0.5$ | -50 | 50 | mA | | I <sub>NC</sub> | On-state switch current | $V_{NC}$ , $V_{NO}$ , $V_{COM} = 0$ to $V_{+}$ | -64 | 64 | | | I <sub>NO</sub><br>I <sub>COM</sub> | On-state peak switch current | | -100 | 100 | mA | | $V_{I}$ | Digital input voltage range | | -0.5 | $V_{10} + 0.5$ | V | | I <sub>IK</sub> | Digital input clamp current <sup>(3)</sup> (4) | $V_{I} < 0$ , or $V_{I} > V_{IO} + 0.5$ | -50 | 50 | mA | | I <sub>+</sub> | Continuous current through V <sub>+</sub> | • | -100 | 100 | mA | | I <sub>GND</sub> | Continuous current through GND | | -100 | 100 | mA | | $\theta_{JA}$ | Package thermal impedance (6) | YZT package | | TBD | °C/W | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum All voltages are with respect to ground, unless otherwise specified. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. This value is limited to 5.5 V maximum. The package thermal impedance is calculated in accordance with JESD 51-7. ### 3.2 ELECTRICAL CHARACTERISTICS FOR 3.3-V SUPPLY(1) $V_{+} = 2.7 \text{ V to } 3.6 \text{ V}, V_{10} = 1.65 \text{ V to } 1.95 \text{ V}, T_{A} = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C} \text{ (unless otherwise noted)}$ | PARAMETER | SYMBOL | TEST CONDIT | IONS | $T_A$ | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------|----------------|------------------------|------|----------------------|------| | Analog Switch | | | | | | | | <u> </u> | | | Analog<br>signal range | $egin{array}{l} V_{COM}, \ V_{NO}, \ V_{NC} \end{array}$ | | | | | 0 | | V <sub>+</sub> | V | | ON-state resistance | r <sub>on</sub> | $0 \le (V_{NO} \text{ or } V_{NC}) \le 1.6,$<br>$I_{COM} = -10 \text{ mA},$ | Switch ON,<br>See Figure 13 | 25°C<br>Full | 2.7 V | | 3.5 | 5 | Ω | | ON-state | | | | 25°C | | | 0.05 | 0.1 | | | resistance<br>match<br>between<br>channels | $\Delta r_{\sf on}$ | $V_{NO}$ or $V_{NC} = 1.6 \text{ V}$ , $I_{COM} = -10 \text{ mA}$ , | Switch ON,<br>See Figure 13 | Full | 2.7 V | | | 0.2 | Ω | | ON-state | | $0 \le (V_{NO} \text{ or } V_{NC}) \le 1.6 \text{ V},$ | Switch ON | 25°C | | | 2 | 3 | | | resistance<br>flatness | r <sub>on(flat)</sub> | $I_{COM} = -10 \text{ mA},$ | See Figure 13 | Full | 2.7 V | | | 4 | Ω | | | | $V_{NO}$ or $V_{NC} = 0.3 \text{ V}$ , | | 25°C | | <b>-</b> 5 | 0.1 | 5 | | | NC, NO<br>OFF leakage<br>current | I <sub>NO(OFF)</sub> ,<br>I <sub>NC(OFF)</sub> | $\label{eq:VCOM} \begin{split} V_{COM} &= 3 \text{ V,} \\ \text{or} \\ V_{NO} \text{ or } V_{NC} &= 3 \text{ V,} \\ V_{COM} &= 0.3 \text{ V,} \end{split}$ | Switch OFF,<br>See Figure 14 | Full | 3.6 V | -15 | | 15 | nA | | | | $V_{NO}$ or $V_{NC} = 0.3 V$ , | | 25°C | | -10 | 0.2 | 10 | | | NC, NO<br>ON leakage<br>current | I <sub>NO(ON)</sub> ,<br>I <sub>NC(ON)</sub> | $V_{COM} = Open,$ or $V_{NO}$ or $V_{NC} = 3 V,$ $V_{COM} = Open,$ | Switch ON,<br>See Figure 15 | Full | 3.6 V | -30 | | 30 | nA | | | | $V_{NO}$ or $V_{NC}$ = Open, | | 25°C | | -10 | 0.2 | 10 | | | COM<br>ON leakage<br>current | I <sub>COM(ON)</sub> | $\begin{aligned} &V_{COM} = 0.3 \text{ V,} \\ &\text{or} \\ &V_{NO} \text{ or } V_{NC} = \text{Open,} \\ &V_{COM} = 3 \text{ V,} \end{aligned}$ | Switch ON,<br>See Figure 15 | Full | 3.6 V | -30 | | 30 | nA | | <b>Digital Control</b> | Inputs (IN1, | IN2) <sup>(2)</sup> | | | | | | | | | Input logic high | $V_{IH}$ | V <sub>IO</sub> = 1.65 V to 1.95 V | | Full | | 0.65 × V <sub>IO</sub> | | $V_{IO}$ | V | | Input logic low | $V_{IL}$ | V <sub>IO</sub> = 1.65 V to 1.95 V | | Full | | 0 | | $0.35 \times V_{IO}$ | V | | Input leakage current | $I_{\rm IH},I_{\rm IL}$ | V <sub>IN</sub> = V <sub>IO</sub> or 0 | | 25°C<br>Full | 3.6 V | -2<br>-10 | 0.1 | 10 | nA | <sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum Copyright © 2008–2010, Texas Instruments Incorporated <sup>(2)</sup> All unused digital inputs of the device must be held at V<sub>IO</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # **ELECTRICAL CHARACTERISTICS FOR 3.3-V SUPPLY<sup>(1)</sup> (continued)** $V_{+} = 2.7 \text{ V}$ to 3.6 V, $V_{IO} = 1.65 \text{ V}$ to 1.95 V, $T_{A} = -40 ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ (unless otherwise noted) | PARAMETER | SYMBOL | TEST COND | TIONS | TA | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |------------------------------|------------------------------------------------|-------------------------------------------------------------------|------------------------------------------|-------|-----------------|------|------|------|------| | Dynamic | | | | | | | | , | | | | | \/ \/. | 0 25 - 5 | 25°C | 3.3 V | 1 | 6.5 | 9 | | | Turn-on time | t <sub>ON</sub> | $V_{COM} = V+,$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See Figure 17 | Full | 2.7 to<br>3.6 V | 1 | | 11.5 | ns | | | | V V | C <sub>L</sub> = 35 pF | 25°C | 3.3 V | 1 | 2 | 4 | | | Turn-off time | t <sub>OFF</sub> | $V_{COM} = V+,$ $R_L = 50 \Omega,$ | See Figure 17 | Full | 2.7 to<br>3.6 V | 1 | | 5 | ns | | Break-before- | | $V_{NC} = V_{NO} = 0.6 \text{ V},$ | $C_{L} = 35 pF$ | 25°C | 3.3 V | 0.5 | 4 | 8 | | | make time | t <sub>BBM</sub> | $R_L = 50 \Omega$ , | See Figure 18 | Full | 2.7 to<br>3.6 V | 0.5 | | 9 | ns | | Charge injection | $Q_{\mathbb{C}}$ | V <sub>GEN</sub> = 0,<br>R <sub>GEN</sub> = 0, | $C_L = 1 \text{ nF}$<br>See Figure 22 | 25°C | 3.3 V | | 5.5 | | рС | | NC, NO<br>OFF<br>capacitance | C <sub>NC(OFF)</sub> ,<br>C <sub>NO(OFF)</sub> | V <sub>NC</sub> or V <sub>NO</sub> = 1.3 V or GND,<br>Switch OFF, | See Figure 16 | 25°C | 3.3 V | | 3.5 | | pF | | NC, NO<br>ON<br>capacitance | C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | V <sub>NC</sub> or V <sub>NO</sub> = 1.3 V or GND, Switch ON, | See Figure 16 | 25°C | 3.3 V | | 10.5 | | pF | | COM<br>ON<br>capacitance | C <sub>COM(ON)</sub> | V <sub>COM</sub> = 1.3 V or GND,<br>Switch ON, | See Figure 16 | 25°C | 3.3 V | | 10.5 | | pF | | Digital input capacitance | Cı | $V_I = V_+ \text{ or GND}$ | See Figure 16 | 25°C | 3.3 V | | 2 | | pF | | Bandwidth | BW | $R_L = 50 \Omega$ , | Switch ON<br>See Figure 19 | 25°C | 2.7 V | | 800 | | MHz | | OFF isolation | O <sub>ISO</sub> | $R_L = 50 \Omega,$<br>f = 200 MHz, | Switch OFF<br>See Figure 20 | 25°C | 2.7 V | | -40 | | dB | | Crosstalk | X <sub>TALK</sub> | $R_L = 50 \Omega,$<br>f = 200 MHz, | Switch ON<br>See Figure 21 | 25°C | 2.7 V | | -39 | | dB | | Supply | | | | | | | | | | | Positive supply | I <sub>+</sub> | V = V or GND | Switch ON or | 25°C | 3.6 V | -20 | 1 | 20 | nA | | current | '+ | | OFF | Full | 3.0 v | -500 | | 500 | шА | | Logic supply | $I_{IO}$ $V_{I} = V_{IO}$ or GND, | Switch ON or | 25°C | 3.6 V | -10 | 1 | 10 | nA | | | current | IO | v1 - v10 or GIVD, | OFF | Full | 3.0 V | -200 | | 200 | 11/4 | # 3.3 ELECTRICAL CHARACTERISTICS FOR 2.5-V SUPPLY(1) $V_{+} = 2.3 \text{ V to } 2.7 \text{ V}, V_{10} = 1.65 \text{ V to } 1.95 \text{ V}, T_{A} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C} \text{ (unless otherwise noted)}$ | PARAMETE<br>R | SYMBOL | TEST CONDIT | IONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------|----------------|------------------------|------|------------------------|------| | Analog Switch | า | <u> </u> | | | | | | | | | Analog signal range | $V_{COM}, V_{NO}, V_{NC}$ | | | | | 0 | | $V_{+}$ | > | | ON-state | r <sub>on</sub> | $0 \le (V_{NO} \text{ or } V_{NC}) \le 1.3,$ | Switch ON, | 25°C | 2.3 V | | 4 | 5.5 | Ω | | resistance | on | $I_{COM} = -10 \text{ mA},$ | See Figure 13 | Full | 2.0 V | | | 7 | | | ON-state | | | | 25°C | | | 0.05 | 0.1 | | | resistance<br>match<br>between<br>channels | $\Delta r_{\sf on}$ | $V_{NO}$ or $V_{NC} = 1.3 \text{ V}$ , $I_{COM} = -10 \text{ mA}$ , | Switch ON,<br>See Figure 13 | Full | 2.3 V | | | 0.2 | Ω | | ON-state | | 0 1/</td <td>Cwitch ON</td> <td>25°C</td> <td></td> <td></td> <td>2.5</td> <td>4</td> <td></td> | Cwitch ON | 25°C | | | 2.5 | 4 | | | resistance<br>flatness | r <sub>on(flat)</sub> | $0 \le (V_{NO} \text{ or } V_{NC}) \le 1.3 \text{ V},$<br>$I_{COM} = -10 \text{ mA},$ | Switch ON,<br>See Figure 13 | Full | 2.3 V | | | 4.5 | Ω | | | | $V_{NO}$ or $V_{NC} = 0.2 \text{ V}$ , | | 25°C | | -5 | 0.1 | 5 | | | NC, NO<br>OFF leakage<br>current | I <sub>NO(OFF)</sub> ,<br>I <sub>NC(OFF)</sub> | $\begin{split} &V_{COM}=2.3 \text{ V,}\\ &\text{or}\\ &V_{NO} \text{ or } V_{NC}=2.3 \text{ V,}\\ &V_{COM}=0.2 \text{ V,} \end{split}$ | See Figure 14 Full | 2.7 V | -15 | | 15 | nA | | | | | $V_{NO}$ or $V_{NC} = 0.2 \text{ V}$ , | | 25°C | | -5 | 0.2 | 5 | · | | NC, NO<br>ON leakage<br>current | I <sub>NO(ON)</sub> ,<br>I <sub>NC(ON)</sub> | $\begin{aligned} &V_{COM} = Open,\\ ∨\\ &V_{NO} \ or \ V_{NC} = 2.3 \ V,\\ &V_{COM} = Open, \end{aligned}$ | Switch ON,<br>See Figure 15 | Full | 2.7 V | -20 | | 20 | nA | | | | $V_{NO}$ or $V_{NC}$ = Open, | | 25°C | | -1 | 0.05 | 1 | | | COM<br>ON leakage<br>current | I <sub>COM(ON)</sub> | $V_{COM} = 0.2 \text{ V},$ or $V_{NO} \text{ or } V_{NC} = \text{Open},$ $V_{COM} = 2.3 \text{ V},$ | Switch ON,<br>See Figure 15 | Full | 2.7 V | -10 | | 10 | nA | | <b>Digital Contro</b> | l Inputs (IN1, | IN2) <sup>(2)</sup> | | | | | | | | | Input logic<br>high | $V_{IH}$ | V <sub>IO</sub> = 1.65 V to 1.95 V | | Full | | 0.65 × V <sub>IO</sub> | | $V_{IO}$ | > | | Input logic<br>low | $V_{IL}$ | V <sub>IO</sub> = 1.65 V to 1.95 V | | Full | | 0 | | 0.35 × V <sub>IO</sub> | > | | Input leakage | | l., l., V., - V., or 0 | | 25°C | 271/ | -1 | 0.05 | 1 | I | | current | $I_{IH}$ , $I_{IL}$ | $V_{IN} = V_{IO} \text{ or } 0$ | | Full | 2.7 V | -10 | | 10 | nA | The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum All unused digital inputs of the device must be held at $V_{IO}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # **ELECTRICAL CHARACTERISTICS FOR 2.5-V SUPPLY<sup>(1)</sup> (continued)** $V_{+} = 2.3 \text{ V}$ to 2.7 V, $V_{IO} = 1.65 \text{ V}$ to 1.95 V, $T_{A} = -40 ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ (unless otherwise noted) | PARAMETE<br>R | SYMBOL | TEST COND | TIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP | MAX | UNIT | | |-------------------------------|------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------|----------------|-----------------|------------|------|-----|------|--| | Dynamic | | | , | | | | | | | | | | | V <sub>COM</sub> = V+, | C <sub>L</sub> = 35 pF | 25°C | 2.5 V | 1 | 7 | 11 | | | | Turn-on time | t <sub>ON</sub> | $R_L = 50 \Omega$ , | See Figure 17 | Full | 2.3 to<br>2.7 V | 1 | | 13 | ns | | | | | V <sub>COM</sub> = V+, | $C_1 = 35 pF$ | 25°C | 2.5 V | 1 | 2.5 | 4.5 | | | | Turn-off time | t <sub>OFF</sub> | $R_L = 50 \Omega$ | See Figure 17 | Full | 2.3 to<br>2.7 V | 1 | | 5.5 | ns | | | Prook before | | V - V - 0.6 V | C = 25 pE | 25°C | 2.3 V | 1 | 4 | 8 | | | | Break-before-<br>make time | t <sub>BBM</sub> | $V_{NC} = V_{NO} = 0.6 \text{ V},$ $R_{L} = 50 \Omega,$ | C <sub>L</sub> = 35 pF<br>See Figure 18 | Full | 2.3 to<br>2.7 V | 1 | | 10 | ns | | | Charge injection | $Q_{\mathbb{C}}$ | V <sub>GEN</sub> = 0,<br>R <sub>GEN</sub> = 0, | $C_L = 1 \text{ nF}$<br>See Figure 22 | 25°C | 2.5 V | | 4 | | рС | | | NC, NO<br>OFF<br>capacitance | C <sub>NC(OFF)</sub> ,<br>C <sub>NO(OFF)</sub> | V <sub>NC</sub> or V <sub>NO</sub> = 1.6 V or GND,<br>Switch OFF, | See Figure 16 | 25°C | 2.5 V | | 3.5 | | pF | | | NC, NO<br>ON<br>capacitance | C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | V <sub>NC</sub> or V <sub>NO</sub> = 1.6 V or GND,<br>Switch ON, | See Figure 16 | 25°C | 2.5 V | | 10.5 | | pF | | | COM ON capacitance | C <sub>COM(ON)</sub> | V <sub>COM</sub> = 1.6 V or GND,<br>Switch ON, | See Figure 16 | 25°C | 2.5 V | | 10.5 | | pF | | | Digital input capacitance | C <sub>I</sub> | $V_I = V_+ \text{ or GND}$ | See Figure 16 | 25°C | 2.5 V | | 2 | | pF | | | Bandwidth | BW | $R_L = 50 \Omega$ , | Switch ON<br>See Figure 19 | 25°C | 2.3 V | | 800 | | MHz | | | OFF isolation | O <sub>ISO</sub> | $R_L = 50 \Omega$ ,<br>f = 200 MHz, | Switch OFF<br>See Figure 20 | 25°C | 2.3 V | | -40 | | dB | | | Crosstalk | X <sub>TALK</sub> | $R_L = 50 \Omega$ ,<br>f = 200 MHz, | Switch ON<br>See Figure 21 | 25°C | 2.3 V | | -39 | | dB | | | Supply | | | | | | | | | | | | Positive | | V V 0ND | Switch ON or | 25°C | 0.7.1 | -10 | 1 | 10 | | | | supply I <sub>+</sub> current | | $V_I = V_+ \text{ or GND},$ | OFF | Full | 2.7 V | -350 | | 350 | nA | | | Logic supply | 1 | V = V or GND | Switch ON or | 25°C | 2.7 V | <b>-</b> 5 | 1 | 5 | nΛ | | | current | I <sub>IO</sub> | $V_I = V_{IO}$ or GND, OFF | | Full | 2.1 V | -200 | | 200 | nA | | #### 4 TYPICAL CHARACTERISTICS # 5 PARAMETER MEASUREMENT INFORMATION Figure 13. ON-State Resistance (ron) Figure 14. OFF-State Leakage Current ( $I_{COM(OFF)}$ , $I_{NC(OFF)}$ , $I_{COM(PWROFF)}$ , $I_{NC(PWROFF)}$ ) Figure 15. ON-State Leakage Current ( $I_{COM(ON)}$ , $I_{NC(ON)}$ ) Copyright © 2008–2010, Texas Instruments Incorporated Figure 16. Capacitance (C<sub>I</sub>, C<sub>COM(OFF)</sub>, C<sub>COM(ON)</sub>, C<sub>NC(OFF)</sub>, C<sub>NC(ON)</sub>) - (1) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_f < 5~ns$ , $t_f < 5~ns$ . - (2) C<sub>L</sub> includes probe and jig capacitance. Figure 17. Turn-On (t<sub>ON</sub>) and Turn-Off Time (t<sub>OFF</sub>) - (1) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f < 5 \text{ ns}$ , $t_f < 5 \text{ ns}$ . - $^{(2)}$ $C_L$ includes probe and jig capacitance. Figure 18. Break-Before-Make Time (t<sub>BBM</sub>) Figure 19. Bandwidth (BW) Figure 20. OFF Isolation (O<sub>ISO</sub>) Figure 21. Crosstalk (X<sub>TALK</sub>) - $^{(1)}$ $C_L$ includes probe and jig capacitance. - (2) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f < 5 \text{ ns}$ , $t_f < 5 \text{ ns}$ . Figure 22. Charge Injection (Q<sub>C</sub>) (1) C<sub>L</sub> includes probe and jig capacitance. Figure 23. Total Harmonic Distortion (THD) www.ti.com 30-Aug-2021 #### PACKAGING INFORMATION | Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TS3DS26227YZTR | ACTIVE | DSBGA | YZT | 12 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | (262, 26N) | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jan-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TS3DS26227YZTR | DSBGA | YZT | 12 | 3000 | 178.0 | 9.2 | 1.49 | 1.99 | 0.75 | 4.0 | 8.0 | Q2 | www.ti.com 18-Jan-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TS3DS26227YZTR | DSBGA | YZT | 12 | 3000 | 220.0 | 220.0 | 35.0 | YZT (R-XBGA-N12) (CUSTOM) DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. NanoFree is a trademark of Texas Instruments. ### **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated