# High power density 600 V half-bridge driver with two enhancement mode GaNHEMT #### **Features** - 600 V system-in-package integrating half-bridge gate driver and high-voltage GaN power transistors: - QFN 9 x 9 x 1 mm package - R<sub>DS(ON)</sub> = 450 m $\Omega$ - $I_{DS(MAX)} = 4 A$ - · Reverse current capability - Zero reverse recovery loss - UVLO protection on low-side and high-side - Internal bootstrap diode - Interlocking function - · Dedicated pin for shut down functionality - Accurate internal timing match - 3.3 V to 15 V compatible inputs with hysteresis and pull-down - Over temperature protection - · Bill of material reduction - · Very compact and simplified layout - · Flexible, easy and fast design. #### **Applications** Switch-mode power supplies Chargers and adapters High-voltage PFC, DC-DC and DC-AC Converters ### Description The MASTERGAN5 is an advanced power system-in-package integrating a gate driver and two enhancement mode GaN power transistors in half bridge configuration. The integrated power GaNs have 650 V drain-source blocking voltage and $R_{DS(ON)}$ of 450 $m\Omega,$ while the high side of the embedded gate driver can be easily supplied by the integrated bootstrap diode. The MASTERGAN5 features UVLO protection on both the lower and upper driving sections, preventing the power switches from operating in low efficiency or dangerous conditions, and the interlocking function avoids cross-conduction conditions. The extended range of the input pins allows easy interfacing with microcontrollers, DSP units or Hall effect sensors. The MASTERGAN5 operates in the industrial temperature range, -40°C to 125°C. The device is available in a compact 9x9 mm QFN package. # 1 Block diagram Figure 1. Block diagram DS13775 - Rev 1 page 2/26 # 2 Pin descriptions and connection diagram Figure 2. Pin connections (top view) #### 2.1 Pin list Table 1. Pin descriptions | Pin Number | Pin Name | Туре | Function | |-------------------------------|----------|--------------------|------------------------------------------------------------------------------------------------------------------| | 15, 16, 17, 18, 19 | VS | Power Supply | High voltage supply (high-side GaN Drain) | | 12, 13, 14, EP3 | OUT | Power Output | Half-bridge output | | 4, 5, 6, 7, 8, 9, 10, 11, EP2 | SENSE | Power Supply | Half-bridge sense (low-side GaN Source) | | 22 | воот | Power Supply | Gate driver high-side supply voltage | | 21 | OUTb | Power Supply | Gate driver high-side supply voltage, used only for Bootstrap capacitor connection. Internally connected to OUT. | | 27 | VCC | Power Supply | Logic supply voltage | | 1 | PVCC | Power Supply | Gate driver low-side supply voltage | | 28, EP1 | GND | Power Supply | Gate driver ground | | 3 | PGND | Power Supply | Gate driver low-side buffer ground. Internally connected to SENSE. | | 26 | HIN | Logic Input | High-Side driver logic input | | 24 | LIN | Logic Input | Low-Side driver logic input | | 25 | SD/OD | Logic Input-output | Driver Shut-Down input and Fault Open-Drain | | 2 | GL | Output | Low-Side GaN gate. | | 20 | GH | Output | High-Side GaN gate. | | 23, 29, 30, 31 | N.C. | Not Connected | Leave floating | DS13775 - Rev 1 page 3/26 #### 3 Electrical Data #### 3.1 Absolute maximum ratings Table 2. Absolute maximum ratings Each voltage referred to GND unless otherwise specified | Symbol | Parameter | Test Condition | Value | Unit | |-------------------|---------------------------------------------------------------------------|-------------------------------------------------------|--------------|------| | V <sub>DS</sub> | GaN Drain-to-Source Voltage | T <sub>J</sub> = 25 °C | 620 | V | | VCC | Logic supply voltage | - | -0.3 to 11 | V | | PVCC-PGND | Low-side driver supply voltage <sup>(1)</sup> | - | -0.3 to 7 | V | | VCC-PGND | Logic supply vs Low-side driver ground | - | -0.3 to 18.3 | V | | PVCC | Low-side driver supply vs logic ground | - | -0.3 to 18.3 | V | | PGND | Low-side driver ground vs logic ground | - | -7.3 to 11.3 | V | | V <sub>BO</sub> | BOOT to OUTb voltage <sup>(2)</sup> | - | -0.3 to 7 | V | | BOOT | Bootstrap voltage - | | -0.3 to 620 | V | | CGL, CGH | Maximum external capacitance between GL and PGND and between GH and OUTb | F <sub>SW</sub> = 500 kHz <sup>(3)</sup> | 3.9 | nF | | RGL, RGH | Minimum external pull down resistance between GL and PGND and GH and OUTb | - | 6.8 | kΩ | | | | DC @ T <sub>CB</sub> = 25 °C <sup>(4) (5)</sup> | 4 | Α | | I <sub>D</sub> | Drain current | DC @ T <sub>CB</sub> = 100 °C <sup>(4) (5)</sup> | 2.6 | Α | | | | Peak @ T <sub>CB</sub> = 25 °C <sup>(4) (5) (6)</sup> | 7 | Α | | SR <sub>out</sub> | Half-bridge outputs slew rate (10% - 90%) | - | 100 | V/ns | | V <sub>i</sub> | Logic inputs voltage range - | | -0.3 to 21 | ٧ | | TJ | Junction temperature - | | -40 to 150 | °C | | T <sub>s</sub> | Storage temperature - | | -40 to 150 | °C | - 1. PGND internally connected to SENSE. - 2. OUTb internally connected to OUT - 3. $CGx < 0.08/(Pvcc^2*Fsw)-(330*10-12)$ - 4. $T_{CB}$ is temperature of case exposed pad - 5. Range estimated by characterization, not tested in production - 6. Value specified by design factor, pulse duration limited to 50 $\mu$ s and junction temperature #### 3.2 Recommended operating conditions Table 3. Recommended operating conditions Each voltage referred to GND unless otherwise specified | Symbol | Parameter | Note | Min | Max | Unit | |-----------|---------------------------------------------|------|------|-----|------| | VS | High voltage bus | - | 0 | 520 | V | | VCC | Supply voltage | - | 4.75 | 9.5 | V | | PVCC-PGND | PVCC to PGND Low side supply <sup>(1)</sup> | - | 4.75 | 6.5 | V | DS13775 - Rev 1 page 4/26 | Symbol | Parameter | Note | Min | Max | Unit | |---------------------|-----------------------------------------------------------------------------------|------------------|------|-----|------| | PVCC-PGND | PVCC to PGND Low side supply <sup>(1)</sup> | Best performance | 5 | 6.5 | V | | PVCC | Low-side driver supply | - | 3 | 8.5 | V | | VCC-PVCC | VCC to PVCC pin voltage | - | -3 | 3 | V | | PGND | Low-side driver ground <sup>(1)</sup> | - | -2 | 2 | V | | DT | Suggested minimum dead time | - | 5 | - | ns | | T <sub>IN_MIN</sub> | Minimum duration of input pulse to obtain undistorted output pulse <sup>(2)</sup> | - | 120 | - | ns | | V <sub>BO</sub> | BOOT to OUTb pin voltage(3) | - | 4.4 | 6.5 | V | | VBO . | BOOT to OUTB pin voitage | Best performance | 5 | 6.5 | V | | ВООТ | BOOT to GND voltage | - | 0(4) | 530 | V | | Vi | Logic inputs voltage range | - | 0 | 20 | V | | T <sub>J</sub> | Junction temperature | - | -40 | 125 | °C | - 1. PGND internally connected to SENSE - 2. See Logic inputs for more detail - 3. OUTb internally connected to OUT - 4. 5 V is recommended during High Side turn-on #### 3.3 Thermal data Table 4. Thermal data | Symbol | Parameter | Value | Unit | |--------------------------|-----------------------------------------------------------------------------------|-------|------| | R <sub>th(J-CB)_HS</sub> | Thermal resistance of each transistor's junction to relevant exposed pad, typical | 4.7 | °C/W | | R <sub>th(J-A)</sub> | Thermal resistance junction-to-ambient(1) | 18.8 | °C/W | The junction to ambient thermal resistance is obtained simulating the device mounted on a 2s2p (4 layer) FR4 board as per JESD51-5,7 with 6 thermal vias for each exposed pad. Power dissipation is uniformly distributed over the two GaN transistors. DS13775 - Rev 1 page 5/26 ### 4 Electrical characteristics #### 4.1 Driver Table 5. Driver electrical characteristics VCC = PVCC = 6 V, SENSE = GND, TJ = 25 $^{\circ}$ C, unless otherwise specified Each voltage referred to GND unless otherwise specified | Symbol | - | Parameter | Test condition | Min | Тур | Max | Unit | |----------------------|------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------|-------------|-----|------|------| | | | | Logic section su | ıpply | | | | | VCC <sub>thON</sub> | | VCC UV turn ON threshold <sup>(1)</sup> | - | 4.2 | 4.5 | 4.75 | V | | VCC <sub>thOFF</sub> | | VCC UV turn<br>OFF threshold <sup>(1)</sup> | - | 3.9 | 4.2 | 4.5 | V | | VCC <sub>hys</sub> | | VCC UV<br>hysteresis <sup>(1)</sup> | - | 0.2 | 0.3 | 0.45 | V | | I <sub>QVCCU</sub> | VCC vs.<br>GND | VCC<br>undervoltage<br>quiescent supply<br>current | VCC = PVCC = 3.<br>8 V | - | 320 | 410 | μА | | I <sub>QVCC</sub> | | VCC quiescent supply current | SD/OD = LIN = 5<br>V;<br>HIN = 0 V;<br>BOOT = 7 V | - | 680 | 900 | μА | | I <sub>SVCC</sub> | | VCC switching supply current | $SD/OD = 5 V;$ $V_{BO} = 6.5 V;$ $VS = 0 V;$ $F_{SW} = 500 \text{ kHz}$ | - | 0.8 | - | mA | | | | L | ow-side driver secti | on supply | | | | | I <sub>QPVCC</sub> | PVCC vs. | PVCC quiescent supply current | SD/OD = LIN = 5 V | - | 150 | - | μA | | I <sub>SPVCC</sub> | PGND | PVCC switching supply current | $VS = 0 V$ $F_{SW} = 500 \text{ kHz}$ | - | 1.0 | - | mA | | R <sub>BLEED</sub> | GL vs.<br>PGND | Low side gate bleeder | PVCC = PGND | 75 | 100 | 125 | kΩ | | RONL | - | Low side turn on resistance <sup>(2)</sup> | I(GL) = 1 mA<br>(source) | - | 77 | - | Ω | | ROFF <sub>L</sub> | - | Low side turn off resistance <sup>(2)</sup> | I(GL) = 1 mA (sink) | - | 2 | - | Ω | | | | Hi | gh-side floating sect | tion supply | | | | | V <sub>BOthON</sub> | | V <sub>BO</sub> UV turn ON threshold <sup>(3)</sup> | - | 3.6 | 4.0 | 4.4 | V | | V <sub>BOthOFF</sub> | | V <sub>BO</sub> UV turn OFF threshold (3) | - | 3.4 | 3.7 | 4.0 | V | | V <sub>BOhys</sub> | BOOT vs.<br>OUTb | V <sub>BO</sub> UV<br>hysteresis <sup>(3)</sup> | - | 0.1 | 0.3 | 0.5 | V | | I <sub>QBOU</sub> | | V <sub>BO</sub> undervoltage quiescent supply current <sup>(3)</sup> | V <sub>BO</sub> = 3.4 V | - | 140 | 200 | μА | DS13775 - Rev 1 page 6/26 | Symbol | - | Parameter | Test condition | Min | Тур | Max | Unit | | | |--------------------|--------------------|---------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------|------|------|------|---|--| | I <sub>QBO</sub> | BOOT vs.<br>OUTb | V <sub>BO</sub> quiescent supply current <sup>(3)</sup> | V <sub>BO</sub> = 6 V;<br>LIN = GND;<br>SD/OD = HIN = 5<br>V; | - | 180 | - | μА | | | | I <sub>SBO</sub> | воот | BOOT switching supply current | $V_{BO}$ =6 V;<br>SD/OD = 5 V;<br>VS = 0 V;<br>$F_{SW}$ = 500 kHz | - | 1.1 | - | mA | | | | $I_{LK}$ | BOOT vs.<br>SGND | High voltage leakage current | BOOT = OUT = 60<br>0 V | - | - | 11 | μA | | | | R <sub>DBoot</sub> | VCC vs.<br>BOOT | Bootstrap diode on-resistance <sup>(4)</sup> | SD/OD = LIN = 5<br>V;<br>HIN = GND = PGN<br>D<br>VCC -<br>BOOT = 0.5 V | - | 140 | 175 | Ω | | | | RON <sub>H</sub> | - | High side turn on resistance <sup>(2)</sup> | I(GH) = 1 mA<br>(source) | - | 77 | - | Ω | | | | ROFF <sub>H</sub> | - | High side turn off resistance <sup>(2)</sup> | I(GH) = 1 mA<br>(sink) | - | 2 | - | Ω | | | | | | | Logic inputs | | | | | | | | | | | T <sub>J</sub> = 25 °C | 1.1 | 1.31 | 1.45 | | | | | V <sub>il</sub> | | Low level logic threshold voltage | Full Temperature range <sup>(5)</sup> | 0.8 | - | - | V | | | | | LIN, HIN,<br>SD/OD | | | T <sub>J</sub> = 25 °C | 2 | 2.17 | 2.5 | | | | $V_{ih}$ | | | High level logic threshold voltage | Full Temperature range <sup>(5)</sup> | - | - | 2.7 | V | | | V <sub>ihys</sub> | | Logic input<br>threshold<br>hysteresis | | 0.7 | 0.96 | 1.2 | V | | | | I <sub>INh</sub> | | Logic '1' input bias current | LIN, HIN = 5 V | 23 | 33 | 55 | μА | | | | I <sub>INI</sub> | LIN, HIN | Logic '0' input bias current | LIN, HIN = GND | - | - | 1 | μA | | | | R <sub>PD_IN</sub> | | Input pull-down resistor | LIN, HIN = 5 V | 90 | 150 | 220 | kΩ | | | | I <sub>SDh</sub> | SD/OD | Logic "1" input bias current | SD/OD = 5 V | 11 | 15 | 20 | μА | | | | I <sub>SDI</sub> | SD/OD | Logic "0" input bias current | SD/OD = 0 V | - | - | 1 | μA | | | | R <sub>PD_SD</sub> | SD/OD | Pull-down resistor | SD/OD = 5 V<br>OpenDrain OFF | 250 | 330 | 450 | kΩ | | | | $V_{TSD}$ | SD/OD | Thermal shutdown unlatch threshold | T <sub>J</sub> = 25 °C <sup>(6)</sup> | 0.5 | 0.75 | 1 | V | | | | R <sub>ON_OD</sub> | SD/OD | Open drain ON resistance | $T_J = 25 ^{\circ}\text{C};$<br>$I_{OD} = 400 \text{mV}^{(6)}$ | 8 | 10 | 18 | Ω | | | | I <sub>OL_OD</sub> | SD/OD | Open Drain low level sink current | T <sub>J</sub> = 25 °C;<br>V <sub>OD</sub> = 400 mV <sup>(6)</sup> | 22 | 40 | 50 | mA | | | | T <sub>d_GL</sub> | LIN, GL | Prop. delay from LIN to GL | (6) | - | 46 | - | ns | | | DS13775 - Rev 1 page 7/26 | Symbol | - | Parameter | Test condition | Min | Тур | Max | Unit | |-------------------|---------|----------------------------|--------------------|-----------|-----|-----|------| | T <sub>d_GH</sub> | HIN, GH | Prop. delay from HIN to GH | (6) | - | 46 | - | ns | | | | | Over temperature p | rotection | | | | | T <sub>TSD</sub> | - | Shut down temperature | (5) | - | 175 | - | °C | | T <sub>HYS</sub> | - | Temperature hysteresis | (5) | - | 20 | - | °C | - 1. VCC UVLO is referred to VCC GND - 2. Turn on and turn off total resistances include the values of the gate resistors and the driver Rdson - 3. $V_{BO} = V_{BOOT} V_{OUT}$ - 4. $R_{BD(on)}$ is tested in the following way $R_{BD(on)} = [(VCC V_{BOOTa}) (VCC V_{BOOTb})] / [I_a I_b]$ Where: $I_a$ is BOOT pin current when $V_{BOOT} = V_{BOOTa}$ ; $I_b$ is BOOT pin current when $V_{BOOT} = V_{BOOTb}$ - 5. Range estimated by characterization, not tested in production - 6. Tested at wafer level #### 4.2 GaN power transistor Table 6. GaN power transistor electrical characteristics $V_{GS}$ = 6 V; $T_J$ = 25 °C, unless otherwise specified. | Symbol | Parameter | Test | condition | Min | Тур | Max | Unit | |---------------------|-------------------------------------|-------------------------------------------------------------|-----------------------|------|-----|-----|------| | | GaN | on/off states | | | , | | | | V <sub>(BR)DS</sub> | Drain-source blocking voltage | $I_{DSS} < 6.6 \mu A$<br>$V_{GS} = 0 V$ | (1) | 650 | - | - | V | | I <sub>DSS</sub> | Zero gate voltage drain current | V <sub>DS</sub> = 600 V<br>V <sub>GS</sub> = 0 V | | - | 0.3 | - | μA | | V <sub>GS(th)</sub> | Gate threshold voltage | $V_{DS} = V_{GS}$<br>$I_{D} = 1.7 \text{ mA}^{(1)}$ | | - | 1.7 | - | V | | I <sub>GS</sub> | Gate to source current | V <sub>DS</sub> = 0 V <sup>(2)</sup> | | - | 20 | - | μA | | В | Chatic dusin accuracy an anaistance | 1 12 4 | T <sub>J =</sub> 25°C | - | 450 | 600 | 0 | | R <sub>DS(on)</sub> | Static drain-source on-resistance | $I_{D} = 1.2 \text{ A}$ $T_{J} = 125^{\circ}\text{C}^{(2)}$ | - | 1012 | - | mΩ | | - 1. Tested at wafer level - 2. Range estimated by characterization, not tested in production DS13775 - Rev 1 page 8/26 #### 5 Device characterization values The information in Table 7 and Table 8 represent typical values based on characterization and simulation results and are not tested in production. Table 7. GaN power transistor characterization values (each transistor) | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------| | Q <sub>G</sub> | Total gate charge | $V_{GS} = 6 \text{ V}, T_{J} = 25 \text{ °C}$<br>$V_{DS} = 0 \text{ to } 400 \text{ V}$ | - | 0.8 | - | nC | | Q <sub>OSS</sub> | Output charge | | - | 7 | - | nC | | E <sub>OSS</sub> | Output Capacitance stored energy | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 400 V | - | 0.9 | - | μJ | | C <sub>OSS</sub> | Output capacitance | | - | 7 | - | pF | | C <sub>O(ER)</sub> | Effective output capacitance energy related <sup>(1)</sup> | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 0 to 400 V | - | 11 | - | pF | | C <sub>O(TR)</sub> | Effective output capacitance time related <sup>(2)</sup> | VGS = 0 V, VDS = 0 to 400 V | - | 17 | - | pF | | Q <sub>RR</sub> | Reverse recovery charge | - | - | 0 | - | nC | | I <sub>RRM</sub> | Reverse recovery current | - | - | 0 | - | Α | C<sub>O(ER)</sub> is the fixed capacitance that would give the same stored energy as C<sub>OSS</sub> while V<sub>DS</sub> is rising from 0 V to the stated V<sub>DS</sub> Table 8. Inductive load switching characteristics | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |------------------------------------|---------------------------------------------|-----------------------------------------------------|-----|-----|-----|------| | t <sub>(on)</sub> <sup>(1)</sup> | Turn-on time | | - | 70 | - | ns | | t <sub>C(on)</sub> <sup>(2)</sup> | Crossover time (on) | ., | - | 25 | - | ns | | t <sub>(off)</sub> <sup>(2)</sup> | Turn-off time | $V_{S} = 400 \text{ V},$<br>$V_{GS} = 6 \text{ V},$ | - | 70 | - | ns | | t <sub>C(off)</sub> <sup>(1)</sup> | Crossover time (off) | $V_{GS} = 0 V,$ $I_{D} = 1.2 A$ | - | 10 | - | ns | | t <sub>SD</sub> | Shutdown to high/low-side propagation delay | See Figure 3 | - | 70 | - | ns | | E <sub>on</sub> | Turn-on switching losses | | - | 4.5 | - | μJ | | E <sub>off</sub> | Turn-off switching losses | | - | 2.5 | - | μJ | <sup>1.</sup> $t_{(on)}$ and $t_{(off)}$ include the propagation delay time of the internal driver and GaN Turn on time DS13775 - Rev 1 page 9/26 <sup>2.</sup> $C_{O(TR)}$ is the fixed capacitance that would give the same charging time as $C_{OSS}$ while $V_{DS}$ is rising from 0 V to the stated $V_{DS}$ <sup>2.</sup> $t_{C\ (on)}$ and $t_{C\ (off)}$ are the switching times of GaN transistor itself under the internally given gate driving conditions Figure 3. Switching time definition DS13775 - Rev 1 page 10/26 Figure 7. Typ R<sub>DS(ON)</sub> vs I<sub>D</sub> at T<sub>J</sub>=125°C V<sub>DS</sub> (V) Figure 8. Typ $I_{D(ON)}$ vs $V_{DS}$ Figure 9. Typ $R_{DS(ON)}$ x vs $T_J$ , normalized at 25°C DS13775 - Rev 1 page 11/26 Figure 10. Typ I<sub>SD</sub> vs V<sub>SD</sub>, at T<sub>J</sub>=25°C Figure 11. Typ I<sub>SD</sub> vs V<sub>SD</sub>, at T<sub>J</sub>=125°C Figure 12. Safe Operating Area at T<sub>J</sub>=25°C Figure 13. Typ Gate Charge at T<sub>J</sub>=25°C DS13775 - Rev 1 page 12/26 #### 5.1 Logic inputs The MASTERGAN5 features a half-bridge gate driver with three logic inputs to control the internal high-side and low-side GaN transistors. The devices are controlled through following logic inputs: - SD/OD: Shut-down input, active low; - LIN: low-side driver inputs, active high; - HIN: high-side driver inputs, active high. | Input pins | | | GaN transis | stors status | |------------|------------------|------------------|-------------|--------------| | SD/OD | LIN | HIN | LS | HS | | L | X <sup>(1)</sup> | X <sup>(1)</sup> | OFF | OFF | | Н | L | L | OFF | OFF | | Н | L | Н | OFF | ON | | Н | Н | L | ON | OFF | | Н | H <sup>(2)</sup> | H <sup>(2)</sup> | OFF | OFF | Table 9. Inputs truth table (applicable when device is not in UVLO) - 1. X: Don't care - 2. Interlocking The logic inputs have internal pull-down resistors. The purpose of these resistors is to set a proper logic level in case, for example, there is an interruption in the logic lines or the controller outputs are in tri-state conditions. If logic inputs are left floating, the gate driver outputs are set to low level and the corresponding GaN transistors are turned off. The minimum duration of the on time of the pulses applied to LIN is $T_{IN\_MIN}$ = 120ns; shorter pulses could be either extended to $T_{IN\_MIN}$ or blanked, if shorter than 30ns (typ). Minimum duration of the off time of the pulses applied to LIN is 60ns or could be blanked if they are shorter. DS13775 - Rev 1 page 13/26 The minimum duration of the off time of the pulses applied to HIN is $T_{IN\_MIN}$ = 120ns; shorter pulses shall be either extended to $T_{IN\_MIN}$ or blanked, if shorter than 30ns (typ). Minimum duration of the on time of the pulses applied to HIN is 60ns or could be blanked if they are shorter. Interlocking feature interrupts running $T_{\text{IN\_MIN}}$ to avoid unexpected cross-conduction. Matched, short propagation delay between low side and high side are there. #### 5.2 Bootstrap structure Bootstrap circuitry is typically used to supply the high-voltage section. MASTERGAN5 integrates this structure by means of a patented integrated high-voltage DMOS to reduce the external components. The Boostrap integrated circuit is connected to VCC pin and is driven synchronously with the low-side driver. The use of an external bootstrap diode in parallel to the integrated structure is possible, especially when the operating frequency is generally higher than 500 kHz. #### 5.3 VCC supply pins and UVLO function The VCC pin supplies current to the logic circuit, level-shifters in the low-side section and the integrated bootstrap diode. The PVCC pin supplies low-side output buffer. During outputs commutations the average current used to provide gate charge to the high-side and low-side GaN transistors flow through this pin. The PVCC pin can be connected either to the same supply voltage of the VCC pin or to a separated voltage source. In case the same voltage source is used, it is suggested to connect VCC and PVCC pins by means of a small decoupling resistance. The use of dedicated bypass ceramic capacitors located as close as possible to each supply pin is highly recommended. The MASTERGAN5 VCC supply voltage is continuously monitored by under-voltage lockout (UVLO) circuitry that turns the high-side and low-side GaN transistors off when the supply voltage goes below the $V_{CC\_thOFF}$ threshold. The UVLO circuitry turns on the GaN, accordingly to LIN and HIN status, approximately 20µs (typ) after the supply voltage goes above the $V_{CCthON}$ voltage. A $V_{CChys}$ hysteresis is provided for noise rejection purposes. Figure 16. VCC UVLO and Low Side #### 5.4 V<sub>BO</sub> UVLO protection Dedicated under-voltage protection is available on the bootstrap section between BOOT and OUTb supply pins. In order to avoid intermittent operation, a hysteresis set the turn-off threshold with respect to the turn-on threshold. When the $V_{BO}$ voltage falls below the $V_{BOthOFF}$ threshold, the high-side GaN transistor is switched off. Approximately 5µs (typ) after the $V_{BO}$ voltage reaches the $V_{BOthON}$ threshold, the device returns to normal operation and the output remains off until the next input pin transition that requests the high-side to turn on. DS13775 - Rev 1 page 14/26 Figure 17. V<sub>BO</sub> UVLO and High Side #### 5.5 Thermal shutdown The integrated gate driver has a thermal shutdown protection. When junction temperature reaches the $T_{TSD}$ temperature threshold, the device turns off both GaN transistors leaving the half-bridge in 3-state and signaling the state forcing $\overline{SD}/OD$ pin low. $\overline{SD}/OD$ pin is released when junction temperature is below $T_{TSD}$ - $T_{HYS}$ and $\overline{SD}/OD$ is below $V_{TSD}$ . GaN are driven again according to inputs when $\overline{SD}/OD$ rise above $V_{ih}$ . The thermal smart shutdown system gives the possibility to increase the time constant of the external RC network (that determines the disable time after the overtemperature event) up to very large values without delaying the protection. DS13775 - Rev 1 page 15/26 Figure 18. Thermal Shutdown timing waveform #### THERMAL SHUTDOWN CIRCUIT DS13775 - Rev 1 page 16/26 # 6 Typical application diagrams Figure 19. Typical application diagram – Resonant LLC converter Figure 20. Typical application diagram – Active clamp flyback DS13775 - Rev 1 page 17/26 ### 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. #### 7.1 QFN 9 x 9 x 1 mm, 31 leads, pitch 0.6 mm package information Table 10. QFN 9 x 9 x 1 mm package dimensions | Symbol | Dimensions (mm) | | | | |--------|-----------------|------|------|--| | | Min. | Тур. | Max. | | | A | 0.90 | 0.95 | 1.00 | | | A3 | - | 0.10 | - | | | b | 0.25 | 0.30 | 0.35 | | | D | 8.96 | 9.00 | 9.04 | | | E | 8.96 | 9.00 | 9.04 | | | D1 | 3.30 | 3.40 | 3.50 | | | E1 | 2.06 | 2.16 | 2.26 | | | D2 | 1.76 | 1.86 | 1.96 | | | E2 | 3.10 | 3.20 | 3.30 | | | D3 | 1.70 | 1.80 | 1.90 | | | E3 | 3.10 | 3.20 | 3.30 | | | е | - | 0.60 | - | | | К | - | 0.24 | - | | | L | 0.35 | 0.45 | 0.55 | | | N | 31 | | | | | aaa | 0.10 | | | | | bbb | 0.10 | | | | | ccc | 0.10 | | | | | ddd | 0.05 | | | | | eee | 0.08 | | | | Note: - Dimensioning and tolerances conform to ASME Y14.5-2009 - All dimensions are in millimeters - N total number of terminals - Dimensions do not include mold protrusion, not to exceed 0.15 mm - Package outline exclusive of metal burr dimensions DS13775 - Rev 1 page 18/26 **BOTTOM VIEW** bbb(M) C A B ddd(M) C 0.95±0.05 23 24 25 26 27 28 29 30 31 1.85 Ref. 1 - 2.10±0.10 1 $\subset$ 2 20 --- 2.40 BSC ---3 18 5 17 $\subset$ 6 7 16 15 $\Omega \Omega \Omega$ 1 10 0.0-0.05 l 1.05 Ref. SIDE VIEW **TOP VIEW** В 31 30 29 28 27 26 25 24 23 INDEX AREA 22 21 20 19 18 2 17 8 (] 15 Figure 21. QFN 9 x 9 x 1 mm package dimensions DS13775 - Rev 1 \_\_\_\_\_\_\_ page 19/26 9 10 11 2x A 12 13 14 ### 8 Suggested footprint The MASTERGAN5 footprint for the PCB layout is usually defined based on several design factors as assembly plant technology capabilities and board component density. For easy device usage and evaluation, ST provides the following footprint design, which is suitable for the largest variety of PCBs. The following footprint indicates the copper area which should be free from the solder mask, while the copper area shall extend beyond the indicated areas especially for EP2 and EP3. To aid thermal dissipation, it is recommended to add thermal vias under these EPADs to transfer and dissipate device heat to the other PCB copper layers. A PCB layout example is available with the MASTERGAN5 evaluation board. Figure 22. Suggested footprint (top view drawing) DS13775 - Rev 1 page 20/26 # 9 Ordering information Table 11. Order codes | Order code | Package | Package Marking | Packaging | |--------------|------------------|-----------------|---------------| | MASTERGAN5 | QFN 9 x 9 x 1 mm | MASTERGAN5 | Tray | | MASTERGAN5TR | QFN 9 x 9 x 1 mm | MASTERGAN5 | Tape and Reel | DS13775 - Rev 1 page 21/26 # **Revision history** Table 12. Document revision history | Date | Version | Changes | |-------------|---------|------------------| | 26-Jul-2021 | 1 | Initial release. | DS13775 - Rev 1 page 22/26 ### **Contents** | 1 | Bloc | ck diagram | 2 | |-----|-----------------------------------------|------------------------------------|----| | 2 | Pin descriptions and connection diagram | | 3 | | | 2.1 | Pin list | 3 | | 3 | Elec | trical Data | 4 | | | 3.1 | Absolute maximum ratings | 4 | | | 3.2 | Recommended operating conditions | 4 | | | 3.3 | Thermal data | 5 | | 4 | Elec | trical characteristics | 6 | | | 4.1 | Driver | 6 | | | 4.2 | GaN power transistor | 8 | | 5 | Dev | ice characterization values | 9 | | | 5.1 | Logic inputs | 13 | | | 5.2 | Bootstrap structure | 14 | | | 5.3 | VCC supply pins and UVLO function | 14 | | | 5.4 | V <sub>BO</sub> UVLO protection | 14 | | | 5.5 | Thermal shutdown | 15 | | 6 | Турі | cal application diagrams | 17 | | 7 | Pac | kage information | 18 | | | 7.1 | [Package name] package information | 18 | | 8 | Suggested footprint | | 20 | | 9 | Ord | ering information | 21 | | Rev | ision | history | 22 | | Con | ntents | | 23 | | | | blesbles | | | | | iures | 25 | ### **List of tables** | Table 1. | Pin descriptions | 3 | |-----------|----------------------------------------------------------------|----| | Table 2. | Absolute maximum ratings | 4 | | Table 3. | Recommended operating conditions | 4 | | Table 4. | Thermal data | Ę | | Table 5. | Driver electrical characteristics | 6 | | Table 6. | GaN power transistor electrical characteristics | 8 | | Table 7. | GaN power transistor characterization values (each transistor) | ξ | | Table 8. | Inductive load switching characteristics | ć | | Table 9. | Inputs truth table (applicable when device is not in UVLO) | 13 | | Table 10. | QFN 9 x 9 x 1 mm package dimensions | 18 | | Table 11. | Order codes | 21 | | Table 12. | Document revision history | 22 | DS13775 - Rev 1 # **List of figures** | Figure 1. | Block diagram | . 2 | |------------|-------------------------------------------------------------------|-----| | Figure 2. | Pin connections (top view) | | | Figure 3. | Switching time definition | | | Figure 4. | Typ I <sub>D</sub> vs V <sub>DS</sub> at T <sub>J</sub> =25°C | 10 | | Figure 5. | Typ I <sub>D</sub> vs V <sub>DS</sub> at T <sub>J</sub> =125°C | 10 | | Figure 6. | Typ R <sub>DS(ON)</sub> vs I <sub>D</sub> at T <sub>J</sub> =25°C | 11 | | Figure 7. | Typ $R_{DS(ON)}$ vs $I_D$ at $T_J$ =125°C | 11 | | Figure 8. | Typ I <sub>D(ON)</sub> vs V <sub>DS</sub> | 11 | | Figure 9. | Typ R <sub>DS(ON)</sub> _x vs T <sub>J</sub> , normalized at 25°C | 11 | | Figure 10. | Typ $I_{SD}$ vs $V_{SD}$ , at $T_J$ =25°C | 12 | | Figure 11. | Typ I <sub>SD</sub> vs V <sub>SD</sub> , at T <sub>J</sub> =125°C | 12 | | Figure 12. | Safe Operating Area at T <sub>J</sub> =25°C | 12 | | Figure 13. | Typ Gate Charge at T <sub>J</sub> =25°C | 12 | | Figure 14. | Derating Curve | 13 | | Figure 15. | Typ R <sub>Dboot</sub> vs T <sub>J</sub> | 13 | | Figure 16. | VCC UVLO and Low Side | 14 | | Figure 17. | V <sub>BO</sub> UVLO and High Side | 15 | | Figure 18. | Thermal Shutdown timing waveform | 16 | | Figure 19. | Typical application diagram – Resonant LLC converter | 17 | | Figure 20. | Typical application diagram – Active clamp flyback | 17 | | Figure 21. | QFN 9 x 9 x 1 mm package dimensions | 19 | | Figure 22. | Suggested footprint (top view drawing) | 20 | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2021 STMicroelectronics - All rights reserved DS13775 - Rev 1 page 26/26