

# L99MOD53XP

# Multi-output driver for automotive applications



PowerSSO-36

# Features

AEC-Q100 qualified



- Three half bridges for 0.75 A loads (R<sub>DSon</sub>=1600 mΩ)
- Two configurable high-side drivers for up to 1.5 A load (R<sub>DSon</sub>=500 mΩ) or 0.35 A load (R<sub>DSon</sub>=1800 mΩ)
- One full bridge for 6 A load ( $R_{DSon}$  =150 m $\Omega$ )
- One high-side driver for 6 A load (R<sub>DSon</sub> =100 mΩ)
- Programmable soft start function to drive loads with higher inrush currents (i.e. current >6 A, >1.5 A)
- Very low current consumption in standby mode (I<sub>S</sub> < 6 μA typ; T<sub>j</sub> ≤ 85 °C)
- All outputs short circuit protected
- Current monitor output for high-side OUT1, OUT4, OUT5 and OUT8
- All outputs over temperature protected
  - Open-load diagnostic for all outputs

#### Table 1. Device summary

| Package     | Order codes  | Packing       |
|-------------|--------------|---------------|
| PowerSSO-36 | L99MOD53XPTR | Tape and reel |

PWM control of all outputsCharge pump output for reverse polarity

Overload diagnostic for all outputs

# Applications

protection

L99MOD devices are recommended for those applications that need multiple motors control with additional loads in high-side configuration, such as bulbs/LEDs or requiring protected supply, like sensors or cameras.

# Description

The L99MOD53XP is a microcontroller-driven multifunctional actuator driver for automotive applications.

Up to three DC motors and three grounded resistive loads can be driven with five half bridges and three high-side drivers.

The integrated SPI controls all operating modes (forward, reverse, brake and high impedance). Also all diagnostic information is available via SPI read.

# Decariation

# Contents

| 1 | Block  | diagram and pin description                                                  | 6 |
|---|--------|------------------------------------------------------------------------------|---|
| 2 | Electr | rical specifications                                                         | 9 |
|   | 2.1    | Absolute maximum ratings                                                     | 9 |
|   | 2.2    | ESD protection                                                               | 9 |
|   | 2.3    | Thermal data                                                                 | 9 |
|   | 2.4    | Electrical characteristics 1                                                 | 0 |
|   | 2.5    | SPI - electrical characteristics                                             | 4 |
| 3 | Appli  | cation information                                                           | 9 |
|   | 3.1    | Dual power supply: VS and VCC 1                                              | 9 |
|   | 3.2    | Standby mode 1                                                               | 9 |
|   | 3.3    | Inductive loads 1                                                            | 9 |
|   | 3.4    | Diagnostic functions 1                                                       | 9 |
|   | 3.5    | Overvoltage and under voltage detection 2                                    | 0 |
|   | 3.6    | Charge pump                                                                  | 0 |
|   | 3.7    | Temperature warning and thermal shutdown 2                                   | 0 |
|   | 3.8    | Open-load detection                                                          | 0 |
|   | 3.9    | Over load detection                                                          | 0 |
|   | 3.10   | Current monitor                                                              | 1 |
|   | 3.11   | PWM inputs                                                                   | 1 |
|   | 3.12   | Cross-current protection 2                                                   | 1 |
|   | 3.13   | Programmable soft start function to drive loads with higher inrush current 2 | 1 |
| 4 | Funct  | ional description of the SPI                                                 | 3 |
|   | 4.1    | Serial Peripheral Interface (SPI) 2                                          | 3 |
|   | 4.2    | Chip Select Not (CSN) 2                                                      | 3 |
|   | 4.3    | Serial Data In (DI) 2                                                        | 3 |
|   | 4.4    | Serial Data Out (DO) 2                                                       | 3 |
|   | 4.5    | Serial clock (CLK)                                                           | 4 |
|   | 4.6    | Input data register                                                          | 4 |
|   | 4.7    | Status register                                                              | 4 |



|   | 4.8   | SPI - input data and status registers | 25 |
|---|-------|---------------------------------------|----|
| 5 | Packa | age and PCB thermal data              | 29 |
|   | 5.1   | PowerSSO-36 thermal data              | 29 |
| 6 | Packa | age and packing information           | 31 |
|   | 6.1   | ECOPACK                               | 31 |
|   | 6.2   | PowerSSO-36 package information       | 31 |
|   | 6.3   | PowerSSO-36 packing information       | 33 |
| 7 | Revis | ion history                           | 34 |



# List of tables

| Table 1.  | Device summary                             | 1  |
|-----------|--------------------------------------------|----|
| Table 2.  | Pin definitions and functions              | 7  |
| Table 3.  | Absolute maximum ratings                   | 9  |
| Table 4.  | ESD protection                             | 9  |
| Table 5.  | Operating junction temperature             | 9  |
| Table 6.  | Temperature warning and thermal shutdown 1 | 0  |
| Table 7.  | Supply                                     | 0  |
| Table 8.  | Overvoltage and under voltage detection 1  | 0  |
| Table 9.  | Current monitor output                     | 1  |
| Table 10. | Charge pump output                         | 1  |
| Table 11. | OUT1 - OUT8                                | 2  |
| Table 12. | Delay time from standby to active mode     |    |
| Table 13. | Inputs: CSN, CLK, PWM1/2 and DI 1          | 4  |
| Table 14. | DI timing                                  | 4  |
| Table 15. | DO 1                                       | 5  |
| Table 16. | DO timing                                  | 5  |
| Table 17. | CSN timing 1                               | 6  |
| Table 18. | SPI - input data and status registers 0 2  |    |
| Table 19. | SPI - input data and status registers 1 2  | 27 |
| Table 20. | PowerSSO-36 mechanical data                | 31 |
| Table 21. | Document revision history                  | 34 |



# List of figures

|            |                                                                             | _   |
|------------|-----------------------------------------------------------------------------|-----|
| Figure 1.  | Block diagram                                                               | . 6 |
| Figure 2.  | Configuration diagram (top view)                                            | . 7 |
| Figure 3.  | SPI - transfer timing diagram                                               | 16  |
| Figure 4.  | SPI - input timing                                                          | 16  |
| Figure 5.  | SPI - DO valid data delay time and valid time                               | 17  |
| Figure 6.  | SPI - DO enable and disable time                                            | 17  |
| Figure 7.  | SPI - driver turn on / off timing, minimum CSN hi time                      | 18  |
| Figure 8.  | SPI - timing of status bit 0 (fault condition)                              | 18  |
| Figure 9.  | Programmable soft start function for inductive loads and incandescent bulbs | 22  |
| Figure 10. | PowerSSO-36 2 layer PCB.                                                    | 29  |
| Figure 11. | PowerSSO-36 4 layer PCB.                                                    | 29  |
| Figure 12. | PowerSSO-36 thermal impedance junction to ambient vs PCB copper area        | 30  |
| Figure 13. | PowerSSO-36 package dimensions                                              | 31  |
| Figure 14. | PowerSSO-36 tape and reel shipment (suffix "TR")                            | 33  |



# 1 Block diagram and pin description



#### Figure 1. Block diagram







| Table 2. | Pin | definitions | and | functions |
|----------|-----|-------------|-----|-----------|
|----------|-----|-------------|-----|-----------|

| Pin           | Symbol            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 18, 19, 36 | GND               | Ground:<br>reference potential.<br>Important: for the capability of driving the full current at the outputs all pins of<br>GND must be externally connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2, 35         | OUT8              | High-side-driver-output 8<br>The output is built by a high-side switch and is intended for resistive loads, hence<br>the internal reverse diode from GND to the output is missing. For ESD reason a<br>diode to GND is present but the energy which can be dissipated is limited. The<br>high-side driver is a power DMOS transistor with an internal parasitic reverse<br>diode from the output to VS (bulk-drain-diode). The output is over-current and<br>open-load protected.<br>Important: for the capability of driving the full current at the outputs both pins of<br>OUT8 must be externally connected. |
| 3<br>4<br>5   | OUT1 OUT2<br>OUT3 | Half-bridge-output 1,2,3<br>The output is built by a high-side and a low-side switch, which are internally<br>connected. The output stage of both switches is a power DMOS transistor. Each<br>driver has an internal parasitic reverse diode (bulk-drain-diode: high-side driver<br>from output to VS, low-side driver from GND to output). This output is over-<br>current and open-load protected.                                                                                                                                                                                                            |



| Pin                             | Symbol        | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6, 7, 14, 15, 23,<br>25, 28, 32 | VS            | Power supply voltage (external reverse protection required)<br>For this input a ceramic capacitor as close as possible to GND is recommended.<br>Important: for the capability of driving the full current at the outputs all pins of VS<br>must be externally connected.                                                                                                                                                                                                                |
| 8                               | DI            | Serial data input<br>The input requires CMOS logic levels and receives serial data from the<br>microcontroller. The data is a 24bit control word and the least significant bit (LSB,<br>bit 0) is transferred first.                                                                                                                                                                                                                                                                     |
| 9                               | CM/PWM2       | Current monitor output/PWM2 input<br>Depending on the selected multiplexer bits of input data register this output<br>sources an image of the instant current through the corresponding high-side<br>driver with a ratio of 1/10.000. This pin is bidirectional. The microcontroller can<br>overdrive the current monitor signal to provide a second PWM input for the output<br>OUT7.                                                                                                   |
| 10                              | CSN           | Chip select not input<br>This input is low active and requires CMOS logic levels. The serial data transfer<br>between L99MOD53XP and micro controller is enabled by pulling the input CSN<br>to low level.                                                                                                                                                                                                                                                                               |
| 11                              | DO            | Serial data output<br>The diagnosis data is available via the SPI and this 3-state output. The output will<br>remain in 3-state, if the chip is not selected by the input CSN (CSN = high)                                                                                                                                                                                                                                                                                               |
| 12                              | VCC           | Logic supply voltage<br>For this input a ceramic capacitor as close as possible to GND is recommended.                                                                                                                                                                                                                                                                                                                                                                                   |
| 13                              | CLK           | Serial clock input<br>This input controls the internal shift register of the SPI and requires CMOS logic<br>levels.                                                                                                                                                                                                                                                                                                                                                                      |
| 16, 17, 20, 21                  | OUT4 OUT5     | Half-bridge-output 4,5: $\rightarrow$ see OUT1 (pin 3).<br>Important: for the capability of driving the full current at the outputs both pins of OUT4 (OUT5, respectively) must be externally connected.                                                                                                                                                                                                                                                                                 |
| 26                              | СР            | Charge pump output<br>This output is provided to drive the gate of an external n-channel PowerMOS<br>used for reverse polarity protection                                                                                                                                                                                                                                                                                                                                                |
| 27                              | PWM1          | PWM1 input:<br>This input signal can be used to control the drivers OUT1-OUT6 and OUT8 by an external PWM signal.                                                                                                                                                                                                                                                                                                                                                                        |
| 31<br>33                        | OUT6,<br>OUT7 | High side-driver-output 6,7:<br>Each output is built by a high-side switch and is intended for resistive loads,<br>hence the internal reverse diode from GND to the output is missing. For ESD<br>reason a diode to GND is present but the energy which can be dissipated is<br>limited. Each high-side driver is a power DMOS transistor with an internal<br>parasitic reverse diode from each output to VS (bulk-drain-diode). Each output is<br>over-current and open-load protected. |
| 22, 24, 29,<br>30, 34           | NC            | Not connected pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| Table 2. Pin definitions and functions | (continued) |
|----------------------------------------|-------------|
|----------------------------------------|-------------|



# 2 Electrical specifications

#### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality document.

| Symbol                                                                                       | Parameter                               | Value                         | Unit |
|----------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------|------|
| M                                                                                            | DC supply voltage                       | -0.3 to 28                    | V    |
| V <sub>S</sub>                                                                               | Single pulse t <sub>max</sub> < 400ms   | 40                            | V    |
| V <sub>CC</sub>                                                                              | Stabilized supply voltage, logic supply | -0.3 to 5.5                   | V    |
| V <sub>DI</sub> , V <sub>DO,</sub> V <sub>CLK</sub> ,<br>V <sub>CSN,</sub> V <sub>pwm1</sub> | Digital input / output voltage          | -0.3 to V <sub>CC</sub> + 0.3 | V    |
| V <sub>CM</sub>                                                                              | Current monitor output                  | -0.3 to V <sub>CC</sub> + 0.3 | V    |
| V <sub>CP</sub>                                                                              | Charge pump output                      | -25 to V <sub>S</sub> + 11    | V    |
| I <sub>OUT1,2,3,6,7</sub>                                                                    | Output current                          | ±5                            | А    |
| I <sub>OUT4,5,8</sub>                                                                        | Output current                          | ±10                           | Α    |

## 2.2 ESD protection

#### Table 4. ESD protection

| Parameter                | Value              | Unit |
|--------------------------|--------------------|------|
| All pins                 | ± 2 <sup>(1)</sup> | kV   |
| Output pins: OUT1 - OUT8 | ± 8 <sup>(2)</sup> | kV   |

1. HBM according to MIL 883C, Method 3015.7 or EIA/JESD22-A114-A.

2. HBM with all unzapped pins grounded.

## 2.3 Thermal data

#### Table 5. Operating junction temperature

| Symbol         | Parameter                      | Value      | Unit |
|----------------|--------------------------------|------------|------|
| Т <sub>ј</sub> | Operating junction temperature | -40 to 150 | °C   |



| Symbol               | Parameter                                                                 |                                                                           |     | Тур. | Max. | Unit |
|----------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|------|------|------|
| T <sub>jTW On</sub>  | Temperature warning threshold junction T <sub>j</sub>                     |                                                                           | 130 |      | 150  | °C   |
| T <sub>jSD On</sub>  | Thermal shutdown threshold junction temperature                           | Thermal shutdown threshold junction temperature T <sub>j</sub> increasing |     |      | 170  | °C   |
| T <sub>jSD Off</sub> | Thermal shutdown threshold junction temperature T <sub>j</sub> decreasing |                                                                           | 150 |      |      | °C   |
| T <sub>jSD Hys</sub> | Thermal shutdown hysteresis                                               |                                                                           |     | 5    |      | °K   |

Table 6. Temperature warning and thermal shutdown

## 2.4 Electrical characteristics

 $V_S$  = 8 to 16 V,  $V_{CC}$  = 4.5 to 5.3 V,  $T_i$  = - 40 to 150 °C, unless otherwise specified.

The voltages are referred to GND and currents are assumed positive, when the current flows into the pin.

| Symbol                           | Parameter                                | Test condition                                                                                                        | Min. | Тур. | Max. | Unit |
|----------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| VS                               | Operating supply voltage range           |                                                                                                                       | 7    |      | 28   | V    |
|                                  | V <sub>S</sub> DC supply current         | V <sub>S</sub> = 16 V, V <sub>CC</sub> = 5.3 V<br>active mode<br>OUT1 - OUT8 floating                                 |      | 7    | 20   | mA   |
| I <sub>S</sub>                   | V <sub>S</sub> quiescent supply current  | $V_{S}$ = 16 V, $V_{CC}$ = 0 V<br>standby mode<br>OUT1 - OUT8 floating<br>T <sub>test</sub> = -40°C, 25°C             |      | 4    | 12   | μA   |
|                                  |                                          | $T_{\text{test}} = 85^{\circ} \text{C}^{(1)}$                                                                         |      | 6    | 25   | μA   |
|                                  | V <sub>CC</sub> DC supply current        | $V_{S}$ = 16 V, $V_{CC}$ = 5.3 V<br>CSN = V <sub>CC</sub> , active mode                                               |      | 1    | 3    | mA   |
| I <sub>CC</sub>                  | V <sub>CC</sub> quiescent supply current | V <sub>S</sub> = 16 V, V <sub>CC</sub> = 5.3 V<br>CSN = V <sub>CC</sub> standby mode<br>OUT1 - OUT8 floating          |      | 25   | 50   | μA   |
| I <sub>S</sub> + I <sub>CC</sub> | Sum quiescent supply current             | $V_{S} = 16 V, V_{CC} = 5.3 V$<br>$CSN = V_{CC}$<br>standby mode<br>OUT1 - OUT8 floating<br>$T_{test} = 130^{\circ}C$ |      | 50   | 200  | μA   |

Table 7. Supply

1. Guaranteed by design.

| Symbol               | Parameter               | Test condition            | Min. | Тур. | Max | Unit |
|----------------------|-------------------------|---------------------------|------|------|-----|------|
| V <sub>SUV On</sub>  | VS UV-threshold voltage | V <sub>S</sub> increasing | 5.7  |      | 7.2 | V    |
| V <sub>SUV Off</sub> | VS UV-threshold voltage | V <sub>S</sub> decreasing | 5.5  |      | 6.9 | V    |

Table 8. Overvoltage and under voltage detection



| Symbol                | Parameter                 | Test condition                             | Min. | Тур. | Max  | Unit |
|-----------------------|---------------------------|--------------------------------------------|------|------|------|------|
| V <sub>SUV Hyst</sub> | VS UV-hysteresis          | V <sub>SUV On</sub> - V <sub>SUV Off</sub> |      | 0.5  |      | V    |
| V <sub>SOV Off</sub>  | VS OV-threshold voltage   | V <sub>S</sub> increasing                  | 18   |      | 24.5 | V    |
| V <sub>SOV On</sub>   | VS OV-threshold voltage   | V <sub>S</sub> decreasing                  | 17.5 |      | 23.5 | V    |
| V <sub>SOV Hyst</sub> | VS OV-hysteresis          | V <sub>SOV Off</sub> - V <sub>SOV On</sub> |      | 1    |      | V    |
| V <sub>POR Off</sub>  | Power-on reset threshold  | V <sub>CC</sub> increasing                 |      |      | 4.4  | V    |
| V <sub>POR On</sub>   | Power-on reset threshold  | V <sub>CC</sub> decreasing                 | 3.1  |      |      | V    |
| V <sub>POR Hyst</sub> | Power-on reset hysteresis | V <sub>POR Off</sub> - V <sub>POR On</sub> |      | 0.3  |      | V    |

Table 8. Overvoltage and under voltage detection (continued)

#### Table 9. Current monitor output

| Symbol              | Parameter                                                                 | Test condition                                                                                                                                         | Min.                | Тур.       | Max.                | Unit |
|---------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|---------------------|------|
| V <sub>CM</sub>     | Functional voltage range                                                  | V <sub>CC</sub> = 5V                                                                                                                                   | 0                   |            | 4                   | V    |
| I <sub>CM,r</sub>   | Current monitor output ratio:<br>I <sub>CM</sub> / I <sub>OUT 4,5,8</sub> |                                                                                                                                                        |                     | 1<br>10000 |                     | -    |
|                     | Current monitor output ratio:<br>I <sub>CM</sub> / I <sub>OUT1</sub>      | $-$ 0V $\leq$ V <sub>CM</sub> $\leq$ 4 V, V <sub>CC</sub> =5 V                                                                                         |                     | 1<br>4000  |                     | -    |
| I <sub>CM acc</sub> | Current monitor accuracy<br>Acc I <sub>CM</sub> / I <sub>OUT 4,5,8</sub>  | $\begin{array}{l} 0 \ V \leq V_{CM} \leq 3.8 \ V, \\ V_{CC} = 5 \ V, \\ I_{Out,min \ 4,5,8} = 0.5 \ A, \\ I_{Out \ max \ 4,5,8} = 5.9 \ A \end{array}$ | -8% -               | 0          | 8% +                | А    |
|                     | Current monitor accuracy<br>Acc I <sub>CM</sub> / I <sub>OUT 1</sub>      |                                                                                                                                                        | 2%FS <sup>(1)</sup> | 0          | 2%FS <sup>(1)</sup> | A    |

1. FS (full scale)= I<sub>OUTmax</sub> \* I<sub>CMr\_typ</sub>

#### Table 10. Charge pump output

| Symbol          | Parameter                  | Test condition                                                    | Min.               | Тур. | Max.               | Unit |
|-----------------|----------------------------|-------------------------------------------------------------------|--------------------|------|--------------------|------|
|                 | Charge pump output voltage | V <sub>S</sub> = 8V, I <sub>CP</sub> = -60 μA                     | V <sub>S</sub> +6  |      | V <sub>S</sub> +13 | V    |
| V <sub>CP</sub> |                            | V <sub>S</sub> = 10V, I <sub>CP</sub> = -80 μA                    | V <sub>S</sub> +8  |      | V <sub>S</sub> +13 | V    |
|                 |                            | $V_S \ge 12V$ , $I_{CP}$ = -100 µA                                | V <sub>S</sub> +10 |      | V <sub>S</sub> +13 | V    |
| I <sub>CP</sub> | Charge pump output current | V <sub>CP</sub> = V <sub>S</sub> +10 V,<br>V <sub>S</sub> =13.5 V | 95                 | 150  | 300                | μA   |



#### **Electrical specifications**

| Symbol                                                      | Parameter                                                       | Test condition                                                                     | Min.  | Тур. | Max.  | Unit |
|-------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------|-------|------|-------|------|
| R <sub>DSon OUT1,</sub>                                     |                                                                 | $V_{S}$ = 13.5 V, T <sub>j</sub> = 25 °C,<br>I <sub>OUT1,2,3</sub> = ± 0.4A        |       | 1600 | 2200  | mΩ   |
| R <sub>DSon OUT2</sub><br>R <sub>DSon OUT3</sub>            | On resistance to supply or GND                                  | $V_{S}$ = 13.5 V, T <sub>j</sub> = 125 °C,<br>I <sub>OUT1,2,3</sub> = ± 0.4 A      |       | 2500 | 3400  | mΩ   |
|                                                             |                                                                 | $V_{S} = 13.5 \text{ V}, T_{j} = 25 \text{ °C},$<br>$I_{OUT4,5} = \pm 3 \text{ A}$ |       | 150  | 200   | mΩ   |
| R <sub>DSon OUT4,</sub><br>R <sub>DSon OUT5</sub>           | On resistance to supply or GND                                  | V <sub>S</sub> = 13.5 V, T <sub>j</sub> = 125 °C,<br>I <sub>OUT4,5</sub> = ± 3 A   |       | 225  | 300   | mΩ   |
|                                                             |                                                                 | VS = 13.5 V, $T_j$ = 25 °C,<br>I <sub>OUT6,7</sub> = -0.8A                         |       | 500  | 700   | mΩ   |
| R <sub>DSon OUT6,</sub><br>R <sub>DSon OUT7</sub>           | On resistance to supply in low<br>R <sub>DSon</sub> mode        | V <sub>S</sub> = 13.5 V, T <sub>j</sub> = 125 °C,<br>I <sub>OUT6,7</sub> = -0.8 A  |       | 700  | 950   | mΩ   |
|                                                             | On resistance in high R <sub>DSon</sub><br>mode                 | T <sub>j</sub> = 25 °C, I <sub>OUT6,7</sub> = - 0.2 A                              |       | 1800 | 2500  | mΩ   |
|                                                             |                                                                 | T <sub>j</sub> = 125 °C,I <sub>OUT6,7</sub> = - 0.2 A                              |       | 2700 | 3700  | mΩ   |
|                                                             | On resistance to supply                                         | V <sub>S</sub> = 13.5 V, T <sub>j</sub> = 25 °C,<br>I <sub>OUT8</sub> = -3 A       |       | 100  | 150   | mΩ   |
| R <sub>DSon OUT8</sub>                                      |                                                                 | V <sub>S</sub> = 13.5 V, T <sub>j</sub> = 125 °C,<br>I <sub>OUT8</sub> = -3 A      |       | 150  | 200   | mΩ   |
| I <sub>OUT1</sub><br>I <sub>OUT2</sub><br>I <sub>OUT3</sub> | Output current limitation to GND                                | Source, V <sub>S</sub> =13.5 V                                                     | -1.25 |      | -0.75 | A    |
| I <sub>OUT1</sub><br>I <sub>OUT2</sub><br>I <sub>OUT3</sub> | Output current limitation to supply                             | Sink, V <sub>S</sub> =13.5 V                                                       | 0.75  |      | 1.25  | A    |
| I <sub>OUT4</sub><br>I <sub>OUT5</sub>                      | Output current limitation to GND                                | Source, V <sub>S</sub> =13.5 V                                                     | -10.5 |      | -6    | А    |
| I <sub>OUT4</sub><br>I <sub>OUT5</sub>                      | Output current limitation to supply                             | Sink, V <sub>S</sub> =13.5 V                                                       | 6     |      | 10.5  | А    |
| I <sub>OUT6</sub>                                           | Output current limitation to GND                                | - Source, V <sub>S</sub> =13.5 V                                                   | -3.0  |      | -1.4  | А    |
| I <sub>OUT7</sub>                                           | Output current limitation to GND in high R <sub>DSon</sub> mode |                                                                                    | -0.65 |      | -0.35 | А    |

#### Table 11. OUT1 - OUT8



| Symbol               | Parameter                                                                         | Test condition                                                                                   | Min.  | Тур. | Max. | Uni |
|----------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|------|------|-----|
| I <sub>OUT8</sub>    | Output current limitation to GND                                                  | Source, V <sub>S</sub> =13.5 V                                                                   | -10.5 |      | -6   | A   |
| t <sub>d On H</sub>  | Output delay time, high-side driver on                                            | V <sub>S</sub> =13.5 V, Rload= <sup>(1)</sup><br>corresponding low-side driver is<br>not active  | 10    | 40   | 80   | μs  |
| <sup>t</sup> d Off H | Output delay time, high-side driver off                                           | V <sub>S</sub> =13.5 V, Rload= <sup>(1)</sup>                                                    | 15    | 150  | 300  | μs  |
| t <sub>d On L</sub>  | Output delay time, low-side driver on                                             | V <sub>S</sub> =13.5 V, Rload= <sup>(1)</sup><br>corresponding high-side driver is<br>not active | 15    | 30   | 70   | μs  |
| t <sub>d Off L</sub> | Output delay time, low-side driver off                                            | V <sub>S</sub> =13.5 V, Rload= <sup>(1)</sup>                                                    | 20    | 100  | 200  | μs  |
| t <sub>d HL</sub>    | Cross current protection time, source to sink                                     | $t_{CC ONLS_OFFHS} - t_{d Off H}^{(2)}$                                                          |       | 200  | 400  | μs  |
| t <sub>d LH</sub>    | Cross current protection time, sink to source                                     | $t_{CC ONHS_OFFLS} - t_{d Off L}^{(2)}$                                                          |       | 200  | 400  | μs  |
|                      | Switched off output current high-side drivers of OUT1-8                           | V <sub>OUT1-8</sub> =0V, standby mode                                                            | -3    | 0    | 3    | μA  |
| I <sub>QLH</sub>     |                                                                                   | V <sub>OUT1-2-3-4-5-8</sub> =0 V, active mode                                                    | -40   | -15  | 0    | μA  |
|                      |                                                                                   | V <sub>OUT6-7</sub> =0 V, active mode                                                            | -10   | -8   | 0    | μA  |
|                      | Switched off output current low-side drivers of OUT1-5                            | $V_{OUT1-5}$ = $V_{S}$ , standby mode                                                            | 0     | 80   | 120  | μA  |
| I <sub>QLL</sub>     |                                                                                   | V <sub>OUT1-5</sub> = V <sub>S</sub> , active mode                                               | -40   | -15  | 0    | μA  |
| I <sub>OLD123</sub>  | Open-load detection current of OUT1, OUT2 and OUT3                                | Source and sink                                                                                  | 10    | 20   | 30   | m/  |
| I <sub>OLD45</sub>   | Open-load detection current of OUT4 and OUT5                                      | Source and sink                                                                                  | 60    | 150  | 300  | mA  |
|                      | Open-load detection current of OUT6 and OUT7                                      |                                                                                                  | 15    | 40   | 60   | m/  |
| I <sub>OLD67</sub>   | Open-load detection current<br>of OUT6 and OUT7 in high<br>R <sub>DSon</sub> mode | Source                                                                                           | 5     | 10   | 15   | m/  |
| I <sub>OLD8</sub>    | Open-load detection current<br>of OUT8                                            | Source                                                                                           | 30    | 150  | 300  | m/  |
| t <sub>d OL</sub>    | Minimum duration of open-<br>load condition to set the<br>status bit              |                                                                                                  | 500   |      | 3000 | με  |
| t <sub>ISC</sub>     | Minimum duration of over-<br>current condition to switch off<br>the driver        |                                                                                                  | 10    |      | 100  | μs  |
| f <sub>rec0</sub>    | Recovery frequency for OC recovery duty cycle bit=0                               |                                                                                                  | 2     |      | 8    | kH  |

#### Table 11. OUT1 - OUT8 (continued)



| Symbol                                                                   | Parameter                                             | Test condition                                | Min. | Тур. | Max. | Unit |
|--------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------|------|------|------|------|
| f <sub>rec1</sub> Recovery frequency for OC<br>recovery duty cycle bit=1 |                                                       |                                               | 3    |      | 16   | kHz  |
| dV <sub>OUT123</sub> /dt<br>dV <sub>OUT67</sub> /dt                      | Slew rate of OUT <sub>123</sub> and OUT <sub>67</sub> | V <sub>S</sub> =13.5 V, Rload= <sup>(1)</sup> | 0.1  | 0.4  | 0.9  | V/µs |
| dV <sub>OUT45</sub> /dt                                                  | Slew rate of $OUT_4$ and $OUT_5$                      | V <sub>S</sub> =13.5 V, Rload= <sup>(1)</sup> | 0.08 | 0.2  | 0.4  | V/µs |
| dV <sub>OUT8</sub> /dt                                                   | Slew rate of OUT <sub>8</sub>                         | V <sub>S</sub> =13.5 V, Rload= <sup>(1)</sup> | 0.08 | 0.2  | 0.4  | V/µs |

Table 11. OUT1 - OUT8 (continued)

1. OUT1,2,3 32  $\Omega$  OUT4,5 4  $\Omega$  OUT6,7 16  $\Omega$  OUT6,7 high RDSon mode 63  $\Omega$  OUT8 4  $\Omega$ 

2.  $t_{CC ON}$  is the switch On delay time  $t_{d ON}$  if complement in half bridge has to switch off.

## 2.5 SPI - electrical characteristics

 $V_S$  = 8 to 16 V,  $V_{CC}$  = 4.5 to 5.3 V,  $T_j$  = - 40 to 150°C, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin.

|                  | Table 12. Delay time from standby to active mode |                                                                                              |      |      |      |      |
|------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol           | Symbol Parameter Test condition                  |                                                                                              | Min. | Тур. | Max. | Unit |
| t <sub>set</sub> | Delay time                                       | Switching from standby to active mode. Time until output drivers are enabled after CSN going |      | 160  | 300  | μs   |

#### Table 12. Delay time from standby to active mode

|                                | Table 13. Inpu                                        | Table 13. Inputs: CSN, CLK, PWM1/2 and DI      |     |     |     |    |  |  |  |  |  |
|--------------------------------|-------------------------------------------------------|------------------------------------------------|-----|-----|-----|----|--|--|--|--|--|
| Symbol                         | SymbolParameterTest conditionMin.Typ.Max.             |                                                |     |     |     |    |  |  |  |  |  |
| V <sub>inL</sub>               | Input low level                                       | V <sub>CC</sub> = 5 V                          | 1.5 | 2.0 |     | V  |  |  |  |  |  |
| V <sub>inH</sub>               | Input high level                                      | V <sub>CC</sub> = 5 V                          |     | 3.0 | 3.5 | V  |  |  |  |  |  |
| V <sub>inHyst</sub>            | Input hysteresis                                      | V <sub>CC</sub> = 5 V                          | 0.5 |     |     | V  |  |  |  |  |  |
| I <sub>CSN in</sub>            | Pull up current at input CSN                          | V <sub>CSN</sub> = 3.5 V V <sub>CC</sub> = 5 V | -40 | -20 | -5  | μA |  |  |  |  |  |
| I <sub>CLK in</sub>            | Pull down current at input CLK                        | V <sub>CLK</sub> = 1.5 V                       | 10  | 25  | 50  | μA |  |  |  |  |  |
| I <sub>DI in</sub>             | Pull down current at input DI                         | V <sub>DI</sub> = 1.5 V                        | 10  | 25  | 50  | μA |  |  |  |  |  |
| I <sub>PWM1 in</sub>           | Pull down current at input PWM1                       | V <sub>PWM</sub> = 1.5 V                       | 10  | 25  | 50  | μA |  |  |  |  |  |
| C <sub>in</sub> <sup>(1)</sup> | Input capacitance at input CSN,<br>CLK, DI and PWM1/2 | 0 V < V <sub>CC</sub> < 5.3 V                  |     | 10  | 15  | pF |  |  |  |  |  |

1. Value of input capacity is not measured in production test. Parameter guaranteed by design.

#### Table 14. DI timing

| Symbol            | Parameter <sup>(1)</sup> | Test condition        | Min. | Тур. | Max. | Unit |
|-------------------|--------------------------|-----------------------|------|------|------|------|
| t <sub>CLK</sub>  | Clock period             | V <sub>CC</sub> = 5 V | 1000 |      |      | ns   |
| t <sub>CLKH</sub> | Clock high time          | V <sub>CC</sub> = 5 V | 400  |      |      | ns   |



| ······································                                     |                                                   |                       |      |      |      |      |
|----------------------------------------------------------------------------|---------------------------------------------------|-----------------------|------|------|------|------|
| Symbol                                                                     | Parameter <sup>(1)</sup>                          | Test condition        | Min. | Тур. | Max. | Unit |
| t <sub>CLKL</sub>                                                          | Clock low time                                    | V <sub>CC</sub> = 5 V | 400  |      |      | ns   |
| t <sub>set CSN</sub>                                                       | CSN setup time, CSN low before rising edge of CLK | V <sub>CC</sub> = 5 V | 400  |      |      | ns   |
| t <sub>set CLK</sub> CLK setup time, CLK high before<br>rising edge of CSN |                                                   | V <sub>CC</sub> = 5 V | 400  |      |      | ns   |
| t <sub>set DI</sub>                                                        | DI setup time                                     | V <sub>CC</sub> = 5 V | 200  |      |      | ns   |
| t <sub>hold time</sub>                                                     | DI hold time                                      | V <sub>CC</sub> = 5 V | 200  |      |      | ns   |
| t <sub>r in</sub>                                                          | Rise time of input signal DI, CLK, CSN            | V <sub>CC</sub> = 5 V |      |      | 100  | ns   |
| Fall time of input signal DI, CLK,<br>CSN                                  |                                                   | V <sub>CC</sub> = 5 V |      |      | 100  | ns   |

#### Table 14. DI timing (continued)

DI timing parameters tested in production by a passed / failed test: Tj= -40°C / +25°C: SPI communication @ 2 MHz. Tj= +125°C SPI communication @ 1.25 MHz.

| Symbol                         | Parameter                 | Test condition                                                           | Min.                 | Тур.                 | Max. | Unit |  |  |
|--------------------------------|---------------------------|--------------------------------------------------------------------------|----------------------|----------------------|------|------|--|--|
| V <sub>DOL</sub>               | Output low level          | VCC = 5 V, I <sub>D</sub> = -2 mA                                        |                      | 0.2                  | 0.4  | V    |  |  |
| V <sub>DOH</sub>               | Output high level         | VCC = 5 V, I <sub>D</sub> = 2 mA                                         | V <sub>CC</sub> -0.4 | V <sub>CC</sub> -0.2 |      | V    |  |  |
| I <sub>DOLK</sub>              | 3-state leakage current   | $V_{\text{CSN}} = V_{\text{CC}},$<br>0 V < V_{\text{DO}} < V_{\text{CC}} | -10                  |                      | 10   | μΑ   |  |  |
| C <sub>DO</sub> <sup>(1)</sup> | 3-state input capacitance | $V_{\rm CSN} = V_{\rm CC},$<br>0 V < V_{\rm CC} < 5.3 V                  |                      | 10                   | 15   | pF   |  |  |

Table 15 DO

1. Value of input capacity is not measured in production test. Parameter guaranteed by design.

#### Table 16. DO timing

| Symbol                    | Parameter                                     | Test condition                                                                       | Min. | Тур. | Max. | Unit |
|---------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>r DO</sub>         | DO rise time                                  | C <sub>L</sub> = 100 pF, I <sub>load</sub> = -1 mA                                   |      | 80   | 140  | ns   |
| t <sub>f DO</sub>         | DO fall time                                  | C <sub>L</sub> = 100 pF, I <sub>load</sub> = 1 mA                                    |      | 50   | 100  | ns   |
| t <sub>en DO tri L</sub>  | DO enable time<br>from 3-state to low level   | $C_L$ = 100 pF, $I_{load}$ = 1 mA<br>pull-up load to $V_{CC}$                        |      | 100  | 250  | ns   |
| t <sub>dis DO L tri</sub> | DO disable time<br>from low level to 3-state  | C <sub>L</sub> = 100 pF, I <sub>load</sub> = 4 mA<br>pull-up load to V <sub>CC</sub> |      | 380  | 450  | ns   |
| t <sub>en DO tri H</sub>  | DO enable time<br>from 3-state to high level  | C <sub>L</sub> =100 pF, I <sub>load</sub> = -1 mA<br>pull-down load to GND           |      | 100  | 250  | ns   |
| <sup>t</sup> dis DO H tri | DO disable time<br>from high level to 3-state | C <sub>L</sub> = 100 pF, I <sub>load</sub> = -4 mA<br>pull-down load to GND          |      | 380  | 450  | ns   |
| t <sub>d DO</sub>         | DO delay time                                 | $V_{DO} < 0.3 V_{CC}, V_{DO} > 0.7 V_{CC},$<br>$C_L = 100 \text{ pF}$                |      | 50   | 250  | ns   |



| Symbol                  | nbol Parameter Test condition               |                                           | Min. | Тур. | Max. | Unit |  |
|-------------------------|---------------------------------------------|-------------------------------------------|------|------|------|------|--|
| t <sub>CSN_HI,stb</sub> | CSN HI time, switching from<br>standby mode | Transfer of SPI command to input register | 20   |      |      | μs   |  |
| t <sub>CSN_HI,min</sub> | CSN HI time, active mode                    | Transfer of SPI command to input register | 4    |      |      | μs   |  |

#### Table 17. CSN timing











Figure 5. SPI - DO valid data delay time and valid time











#### CSN high to low and CLK stays low: status information of data bit 0 (fault condition) is transferred to DO CSN time CLK time DI ► time 1 DI: data is not accepted Ō DO $(\mathbf{X}\mathbf{X})$ ► time DO: status information of data bit 0 (fault condition) will stay as long as CSN is low GADG1211181446F

#### Figure 8. SPI - timing of status bit 0 (fault condition)



# **3** Application information

## 3.1 Dual power supply: V<sub>S</sub> and V<sub>CC</sub>

The power supply voltage V<sub>S</sub> supplies the half bridges and the high-side drivers. An internal charge-pump is used to drive the high-side switches. The logic supply voltage V<sub>CC</sub> (stabilized 5 V) is used for the logic part and the SPI of the device.

Due to the independent logic supply voltage the control and status information is not lost, if there are temporary spikes or glitches on the power supply voltage. In case of power-on ( $V_{CC}$  increases from under voltage to  $V_{POR Off}$  = 4.2 V) the circuit is initialized by an internally generated power-on-reset (POR). If the voltage  $V_{CC}$  decreases under the minimum threshold ( $V_{POR ON}$  = 3.4 V), the outputs are switched to 3-state (high impedance) and the status registers are cleared.

## 3.2 Standby mode

The standby mode of the L99MOD53XP is activated by clearing the bit 23 of the input data register 0. All latched data are cleared and the inputs and outputs are switched to high impedance. In the standby mode the current at  $V_S$  ( $V_{CC}$ ) is less than 6  $\mu$ A (50  $\mu$ A) for CSN = high (DO in 3-state). By switching the  $V_{CC}$  voltage a very low quiescent current can be achieved. If bit 23 is set, the device is switched to active mode.

## 3.3 Inductive loads

Each half bridge is built by an internally connected high-side and a low-side power DMOS transistor. Due to the built-in reverse diodes of the output transistors, inductive loads can be driven at the outputs OUT1 to OUT5 without external free-wheeling diodes. The high-side drivers OUT6 to OUT8 are intended to drive resistive loads. Hence only a limited energy (E<1mJ) can be dissipated by the internal ESD diodes in freewheeling condition. For inductive loads (L>100 $\mu$ H) an external free-wheeling diode connected to GND and the corresponding output is needed.

## 3.4 Diagnostic functions

All diagnostic functions (over/open-load, power supply over-/under voltage, temperature warning and thermal shutdown) are internally filtered and the condition has to be valid for at least 32 µs (open-load: 1 ms, respectively) before the corresponding status bit in the status registers is set. The filters are used to improve the noise immunity of the device. Open-load and temperature warning functions are intended for information purpose and don't change the state of the output drivers. On the contrary, the overload condition disables the corresponding driver (over-current) and overtemperature switches off all drivers (thermal shutdown). Without setting the over-current recovery bits in the input data register, the microcontroller has to clear the over-current status bits to reactivate the corresponding drivers.



## 3.5 Overvoltage and under voltage detection

If the power supply voltage  $V_S$  rises above the overvoltage threshold  $V_{SOV Off}$  (typical 21 V), the outputs OUT1 to OUT8 are switched to high impedance state to protect the load. When the voltage  $V_S$  drops below the under voltage threshold  $V_{SUV Off}$  (UV-switch-Off voltage), the output stages are switched to the high impedance to avoid the operation of the power devices without sufficient gate driving voltage (increased power dissipation). If the supply voltage  $V_S$  recovers to normal operating voltage the outputs stages return to the programmed state (input register 0: bit 20=0).

If the under voltage/overvoltage recovery disable bit is set, the automatic turn-On of the drivers is deactivated. The microcontroller needs to clear the status bits to reactivate the drivers. It is recommended to set bit 20 to avoid a possible high current oscillation in case of a shorted output to GND and low battery voltage.

## 3.6 Charge pump

The charge pump runs under all conditions in normal mode. In standby the charge pump is disabled.

#### 3.7 Temperature warning and thermal shutdown

If junction temperature rises above  $T_{j TW}$  a temperature warning flag is set and is detectable via the SPI. If junction temperature increases above the second threshold  $T_{j SD}$ , the thermal shutdown bit is set and power DMOS transistors of all output stages are switched Off to protect the device. Temperature warning flag and thermal shutdown bit are latched and must be cleared by the microcontroller. The related bit is only cleared if the temperature decreases below the trigger temperature. If the thermal shutdown bit has been cleared the output stages are reactivated.

## 3.8 Open-load detection

The open-load detection monitors the load current in each activated output stage. If the load current is below the open-load detection threshold for at least 1 ms ( $t_{dOL}$ ) the corresponding open-load bit is set in the status register. Due to mechanical/electrical inertia of typical loads a short activation of the outputs (e.g. 3ms) can be used to test the open-load status without changing the mechanical/electrical state of the loads.

## 3.9 Over load detection

In case of an over-current condition a flag is set in the status register in the same way as open-load detection. If the over-current signal is valid for at least  $t_{ISC} = 32 \ \mu s$ , the over-current flag is set and the corresponding driver is switched off to reduce the power dissipation and to protect the integrated circuit. If the over-current recovery bit of the output is zero the microcontroller has to clear the status bits to reactivate the corresponding driver.



#### 3.10 Current monitor

The current monitor output sources a current image at the current monitor output which has a fixed ratio (1/10000) of the instantaneous current of the selected high-side driver. The bits 18 and 19 of the input data register 0 control which of the outputs OUT1, OUT4, OUT5, and OUT8 are multiplexed to the current monitor output. The current monitor output allows a more precise analysis of the actual state of the load rather than the detection of an open- or overload condition. For example this can be used to detect the motor state (starting, free-running, stalled). Moreover, it is possible to regulate the power of the defroster more precisely by measuring the load current. The current monitor output is bidirectional (c.f. PWM inputs).

#### 3.11 PWM inputs

Each driver has a corresponding PWM enable bit which can be programmed by the SPI interface. If the PWM enable bit in input data register 1 is set, the output is controlled by the logically AND-combination of the PWM signal and the output control bit in input data register 0. The outputs OUT1-OUT6 and OUT8 are controlled by the PWM1 input and the output OUT7 is controlled by the bidirectional input CM/PMW2. For example, the two PWM inputs can be used to dim two lamps independently by external PWM signals.

## 3.12 Cross-current protection

The six half-bridges of the device are cross-current protected by an internal delay time. If one driver (LS or HS) is turned-off the activation of the other driver of the same half bridge is automatically delayed by the cross-current protection time. After the cross-current protection time is expired the slew-rate limited switch-off phase of the driver is changed to a fast turnoff phase and the opposite driver is turned-on with slew-rate limitation. Due to this behavior it is always guaranteed that the previously activated driver is totally turned-off before the opposite driver starts to conduct.

# 3.13 Programmable soft start function to drive loads with higher inrush current

Loads with start-up currents higher than the over-current limits (e.g. inrush current of lamps, start current of motors and cold resistance of heaters) can be driven by using the programmable soft start function (i.e. overcurrent recovery mode). Each driver has a corresponding over-current recovery bit. If this bit is set, the device switches-on automatically the outputs again after a programmable recovery time. The duty cycle in over-current condition can be programmed by the SPI interface to be about 12% or 25%. The PWM modulated current provides sufficient average current to power up the load (e.g. heat up the bulb) until the load reaches operating condition. The PWM frequency settles at 3 kHz or 6 kHz. The device itself cannot distinguish between a real overload and a non linear load like a light bulb. A real overload condition can only be qualified by time. As an example the microcontroller can switch on light bulbs by setting the over-current recovery bit for the first 50 ms. After clearing the recovery bit the output is automatically disabled if the overload condition still exits.



Figure 9. Programmable soft start function for inductive loads and incandescent bulbs





# 4 Functional description of the SPI

## 4.1 Serial Peripheral Interface (SPI)

This device uses a standard SPI to communicate with a microcontroller. The SPI can be driven by a microcontroller with its SPI peripheral running in the following mode: CPOL = 0 and CPHA = 0.

For this mode, input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK.

This device is not limited to microcontroller with a built-in SPI. Only three CMOS-compatible output pins and one input pin are needed to communicate with the device. A fault condition can be detected by setting CSN to low. If CSN = 0, the DO-pin reflects the status bit 0 (fault condition) of the device which is a logical-or of all bits in the status registers 0 and 1. The microcontroller can poll the status of the device without the need of a full SPI-communication cycle.

Note: In contrast to the SPI-standard the least significant bit (LSB) is transferred first (see Figure 3).

## 4.2 Chip Select Not (CSN)

The input pin is used to select the serial interface of this device. When CSN is high, the output pin (DO) is in high impedance state. A low signal activates the output driver and a serial communication can be started. The state when CSN is going low until the rising edge of CSN is called a communication frame.

Note: The device includes a test mode. This mode is activated by a dedicated sequence which includes a high voltage at the CSN pin. The CSN pin must be kept at nominal voltage levels in order to avoid accidental activation of the test mode.

## 4.3 Serial Data In (DI)

The input pin is used to transfer data serial into the device. The data applied to the DI is sampled at the rising edge of the CLK signal and shifted into an internal 24-bit shift register. At the rising edge of the CSN signal the contents of the shift register are transferred to data input register. The writing to the selected data input register is only enabled if exactly 24 bits are transmitted within one communication frame (i.e. CSN low). If more or less clock pulses are counted within one frame the complete frame is ignored. This safety function is implemented to avoid an activation of the output stages by a wrong communication frame.

Note: Due to this safety functionality a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected ICs is recommended.

## 4.4 Serial Data Out (DO)

The data output driver is activated by a logical low level at the CSN input and goes from high impedance to a low or high level depending on the status bit 0 (fault condition). The first rising edge of the CLK input after a high to low transition of the CSN pin transfers the



DS12617 Rev 5

content of the selected status register into the data out shift register. Each subsequent falling edge of the CLK shift the next bit out.

## 4.5 Serial clock (CLK)

The CLK input is used to synchronize the input and output serial bit streams. The data input (DI) is sampled at the rising edge of the CLK and the data output (DO) changes with the falling edge of the CLK signal.

#### 4.6 Input data register

The device has two input registers. The first bit (bit 0) at the DI-input is used to select one of the two Input Registers. All bits are first shifted into an input shift register. After the rising edge of CSN the contents of the input shift register are written to the selected Input Data Register only if a frame of exact 24 data bits are detected. Depending on bit 0 the content of the selected status register is transferred to DO during the current communication frame. Bit 1-17 controls the behavior of the corresponding driver.

If bit 23 is zero, the device goes into the standby-mode. The bits 18 and 19 are used to control the current monitor multiplexer. Bit 22 is used to reset all status bits in both status registers. The bits in the status registers are cleared after the current communication frame (rising edge of CSN).

#### 4.7 Status register

This device uses two status registers to store and to monitor the state of the device. Bit 0 is used as a fault bit and is a logical-NOR combination of bits 1-22 in both status registers. The state of this bit can be polled by the microcontroller without the need of a full SPI communication cycle. If one of the over-current bits is set, the corresponding driver is disabled. If the over-current recovery bit of the output is not set the microcontroller has to clear the over-current bit to enable the driver. If the thermal shutdown bit is set, all drivers go into a high impedance state. Again the microcontroller has to clear the bit to enable the drivers.



# 4.8 SPI - input data and status registers

| Bit | Input register 0 (write)     |                                                                                                           |                                                                                                                                                                                                                           |                                  | e)                                                                                         | Stat                                                                                                                                                                          | tus register 0 (read)                                                                                                                                |
|-----|------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| ы   | Name Comment Name            |                                                                                                           | Name                                                                                                                                                                                                                      | Comment                          |                                                                                            |                                                                                                                                                                               |                                                                                                                                                      |
| 23  | Enable bit                   |                                                                                                           | If enable bit is set the device<br>will be switched in active<br>mode. If enable bit is cleared<br>the device go into standby<br>mode and all bits are cleared.<br>After power-on reset device<br>starts in standby mode. |                                  | Always 1                                                                                   | A broken VCC-or SPI-connection<br>of the L99MOD53XP can be<br>detected by the microcontroller,<br>because all 24 bits low or high is<br>not a valid frame.                    |                                                                                                                                                      |
| 22  | Rese                         | Reset bit If reset bit is set both status<br>registers will be cleared after<br>rising edge of CSN input. |                                                                                                                                                                                                                           | V <sub>S</sub> overvoltage       | In case of an overvoltage or<br>undervoltage event the<br>corresponding bit is set and the |                                                                                                                                                                               |                                                                                                                                                      |
| 21  | OC recov<br>cyc<br>0: 12%    |                                                                                                           | This bit defines in combination<br>with the over-current recovery<br>bit (Input register 1) the duty<br>cycle in over current condition<br>of an activated driver.                                                        |                                  | V <sub>S</sub> undervoltage                                                                | outputs are deactivated. If VS<br>voltage recovers to normal<br>operating conditions outputs are<br>reactivated automatically (if Bit 20<br>of status register 0 is not set). |                                                                                                                                                      |
| 20  | Overvo<br>underv<br>recovery | oltage                                                                                                    | If this bit is set the<br>microcontroller has to clear<br>the status register after                                                                                                                                       |                                  | Thermal shutdown                                                                           | In case of a thermal shutdown all<br>outputs are switched off.<br>The microcontroller has to clear the<br>TSD bit by setting the reset bit to<br>reactivate the outputs.      |                                                                                                                                                      |
| 19  |                              |                                                                                                           | bit 18 a<br>image (<br>selecte                                                                                                                                                                                            | nd 19 th<br>1/10.000<br>d HS-out | combination of<br>e current<br>)) of the<br>tput will be<br>the CM output:                 | Temperature<br>warning                                                                                                                                                        | This TW bit is for information<br>purpose only. It can be used for a<br>thermal management by the<br>microcontroller to avoid a thermal<br>shutdown. |
|     | Current monitor select bits  |                                                                                                           | Bit 19                                                                                                                                                                                                                    | Bit 18                           | Output                                                                                     |                                                                                                                                                                               | After switching the device from standby mode to active mode an                                                                                       |
|     |                              |                                                                                                           | 0                                                                                                                                                                                                                         | 0                                | OUT8                                                                                       |                                                                                                                                                                               | internal timer is started to allow                                                                                                                   |
| 10  |                              |                                                                                                           | 1                                                                                                                                                                                                                         | 0                                | OUT1                                                                                       |                                                                                                                                                                               | charge pump to settle before the<br>outputs can be activated. This bit is                                                                            |
| 18  | 18                           |                                                                                                           | 0                                                                                                                                                                                                                         | 1                                | OUT5<br>OUT4                                                                               | Not ready bit                                                                                                                                                                 | cleared automatically after start up time has finished. Since this bit is                                                                            |
|     |                              |                                                                                                           |                                                                                                                                                                                                                           | '                                | 0014                                                                                       |                                                                                                                                                                               | controlled by internal clock it can<br>be used for synchronizing testing<br>events (e.g. measuring filter times).                                    |

#### Table 18. SPI - input data and status registers 0



| Dit | Input            | register 0 (write)                                                                                                                   | Stat                       | tus register 0 (read)                                                                               |
|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------|
| Bit | Name             | Comment                                                                                                                              | Name                       | Comment                                                                                             |
| 17  | OUT8 – HS on/off |                                                                                                                                      | OUT8 – HS over-<br>current |                                                                                                     |
| 16  | x (don't care)   |                                                                                                                                      | 0                          |                                                                                                     |
| 15  | OUT7 – HS on/off |                                                                                                                                      | OUT7 – HS over-<br>current |                                                                                                     |
| 14  | OUT6 – HS on/off |                                                                                                                                      | OUT6 – HS over-<br>current |                                                                                                     |
| 13  | x (don't care)   |                                                                                                                                      | 0                          |                                                                                                     |
| 12  | x (don't care)   | If a bit is set the selected                                                                                                         | 0                          |                                                                                                     |
| 11  | x (don't care)   | output driver is switched On. If                                                                                                     |                            | In case of an over-current event the corresponding status bit is set                                |
| 10  | OUT5 – HS on/off | enable bit is set (input register<br>1) the driver is only activated if<br>PWM1 (PWM2) input signal is<br>high. The outputs of OUT1- | OUT5 – HS over-<br>current | and the output driver is disabled. If the over-current recovery enable                              |
| 9   | OUT5 – LS on/off |                                                                                                                                      | OUT5 – LS over-<br>current | bit is set (input register 1) the<br>output will be automatically<br>reactivated after a delay time |
| 8   | OUT4 – HS on/off | OUT5 are half bridges. If the<br>bits of HS- and LS-driver of<br>the same half bridge are set,                                       | OUT4 – HS over-<br>current | resulting in a PWM modulated<br>current with a programmable duty                                    |
| 7   | OUT4 – LS on/off | the internal logic prevents that both drivers of this output                                                                         | OUT4 – LS over-<br>current | cycle (bit 21).<br>If the over-current recovery bit is                                              |
| 6   | OUT3 – HS on/off | stage can be switched on<br>simultaneously in order to<br>avoid a high internal current                                              | OUT3 – HS over-<br>current | not set the microcontroller has to clear the over-current bit (reset bit)                           |
| 5   | OUT3 – LS on/off | from VS to GND.                                                                                                                      | OUT3 – LS over-<br>current | to reactivate the output driver.                                                                    |
| 4   | OUT2 – HS on/off |                                                                                                                                      | OUT2 – HS over-<br>current |                                                                                                     |
| 3   | OUT2 – LS on/off |                                                                                                                                      | OUT2 – LS over-<br>current |                                                                                                     |
| 2   | OUT1 – HS on/off |                                                                                                                                      | OUT1 – HS over-<br>current |                                                                                                     |
| 1   | OUT1 – LS on/off |                                                                                                                                      | OUT1 – LS over-<br>current |                                                                                                     |
| 0   |                  | 0                                                                                                                                    | No error bit               | A logical NOR-combination of all bits 1 to 22 in both status registers.                             |

 Table 18. SPI - input data and status registers 0 (continued)



| Bit | Inp                           | ut register 1 (write)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Status re              | egister 1 (read)                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ы   | Name                          | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Name                   | Comment                                                                                                                                                                                                                                                                                                                                                                           |
| 23  | Enable bit                    | If enable bit is set the device<br>will be switched in active<br>mode. If enable bit is cleared<br>device goes into standby mode<br>and all bits are cleared. After<br>power-on reset device starts in<br>standby mode.                                                                                                                                                                                                                                                                                                                               | Always 1               | A broken VCC or SPI<br>connection of the<br>L99MOD53XP can be<br>detected by the<br>microcontroller, because<br>all 24 bits low or high is<br>not a valid frame.                                                                                                                                                                                                                  |
| 22  | OUT8 OC<br>recovery<br>enable |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | VS overvoltage         | In case of an overvoltage<br>or under voltage event<br>the corresponding bit is                                                                                                                                                                                                                                                                                                   |
| 21  | 0 / 1                         | In case of an over-current<br>event the over-current status<br>bit (status register 0) is set and<br>the output is switched off. If the<br>over-current recovery enable<br>bit is set the output will be<br>automatically reactivated after<br>a delay time resulting in a<br>PWM modulated current with a<br>programmable duty cycle (bit<br>21 of input data register 0).<br>Depending on occurrence of<br>over-current event and internal<br>clock phase it is possible that<br>one recovery cycle is executed<br>even if this bit is set to zero. | VS undervoltage        | set and the outputs are<br>deactivated. If Vs voltage<br>recovers to normal<br>operating conditions<br>outputs are reactivated<br>automatically.                                                                                                                                                                                                                                  |
| 20  | OUT7 OC<br>recovery<br>enable |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Thermal shutdown       | In case of a thermal<br>shutdown all outputs are<br>switched off. The<br>microcontroller has to<br>clear the TSD bit by<br>setting the reset bit to<br>reactivate the outputs.                                                                                                                                                                                                    |
| 19  | OUT6 OC<br>recovery<br>enable |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Temperature<br>warning | The TW bit can be used<br>for thermal management<br>by the microcontroller to<br>avoid a thermal<br>shutdown. The<br>microcontroller has to<br>clear the TW bit.                                                                                                                                                                                                                  |
| 18  | 0 / 1                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Not ready bit          | After switching the<br>device from standby<br>mode to active mode an<br>internal timer is started to<br>allow charge pump to<br>settle before the outputs<br>can be activated. This bit<br>is only present during<br>start up time<br>Since this bit is<br>controlled by internal<br>clock it can be used for<br>synchronizing testing<br>events(e.g. measuring<br>filter times). |

Table 19. SPI - input data and status registers 1



| Bit | Inp                           | ut register 1 (write)                                                               | Status                 | register 1 (read)                                                                 |
|-----|-------------------------------|-------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------|
| BI  | Name                          | Comment                                                                             | Name                   | Comment                                                                           |
| 17  | Enable high                   |                                                                                     | OUT8 – HS              |                                                                                   |
| 17  | R <sub>DSon</sub> OUT7        |                                                                                     | open-load              |                                                                                   |
| 16  | OUT5 OC<br>recovery<br>enable |                                                                                     | 0                      |                                                                                   |
| 15  | OUT4 OC<br>recovery<br>enable | After 50ms the bit can be                                                           | OUT7 – HS<br>open-load |                                                                                   |
| 14  | OUT3 OC<br>recovery<br>enable | cleared. If over-current<br>condition still exists, a wrong<br>load can be assumed. | OUT6 – HS<br>open-load | _                                                                                 |
| 13  | OUT2 OC<br>recovery<br>enable |                                                                                     | 0                      | The open-load detection<br>monitors the load current                              |
| 12  | OUT1 OC<br>recovery<br>enable | -                                                                                   | 0                      | in each activated output<br>stage. If the load current<br>is below the open-load  |
| 11  | OUT8 PWM1<br>enable           |                                                                                     | 0                      | detection threshold for at least 1 ms (tdOL) the                                  |
| 10  | 0 / 1                         |                                                                                     | OUT5 – HS<br>open-load | corresponding open-load bit is set. Due to                                        |
| 9   | OUT7 PWM2<br>enable           |                                                                                     | OUT5 – LS<br>open-load | mechanical/electrical<br>inertia of typical loads a<br>short activation of the    |
|     |                               | -                                                                                   | OUT4 – HS              | outputs (e.g. 3ms) can                                                            |
| 8   | OUT6 PWM1<br>enable           | If the PWM1/2 enable bit is set                                                     | open-load              | be used to test the open-<br>load status without                                  |
| 7   |                               | and the output is enabled                                                           | OUT4 – LS              | changing the                                                                      |
| 7   |                               | (input register 0) the output is                                                    | open-load              | mechanical/electrical                                                             |
| 6   | Enable high                   | switched On if PWM1/2 input is                                                      | OUT3 – HS              | state of the loads.                                                               |
| 0   | R <sub>DSon</sub> OUT6        | high and switched off if<br>PWM1/2 input is low. OUT7 is                            | open-load              |                                                                                   |
| 5   | OUT5 PWM1                     | controlled by PWM2 input. All                                                       | OUT3 – LS              |                                                                                   |
| 5   | enable                        | other outputs are controlled by                                                     | open-load              |                                                                                   |
| 4   | OUT4 PWM1                     | PWM1 input.                                                                         | OUT2 –HS               |                                                                                   |
| -   | enable                        |                                                                                     | open-load              |                                                                                   |
| 3   | OUT3 PWM1                     |                                                                                     | OUT2– LS               |                                                                                   |
| Ŭ   | enable                        |                                                                                     | open-load              |                                                                                   |
| 2   | OUT2 PWM1<br>enable           |                                                                                     | OUT1 – HS<br>open-load |                                                                                   |
| 1   | OUT1 PWM1                     |                                                                                     | OUT1 – LS              | -                                                                                 |
|     | enable                        |                                                                                     | open-load              |                                                                                   |
| 0   |                               | 1                                                                                   | No error bit           | A logical NOR-<br>combination of all bits 1<br>to 22 in both status<br>registers. |

 Table 19.
 SPI - input data and status registers 1 (continued)



# 5 Package and PCB thermal data

## 5.1 PowerSSO-36 thermal data



Figure 11. PowerSSO-36 4 layer PCB



Note:

Layout condition of  $R_{th}$  and  $Z_{th}$  measurements (board finish thickness 1.6 mm ±10%, board double layer and four layers, board dimension 129 mm x 60 mm, board material FR4, Cu thickness 0.070 mm (outer layers), Cu thickness 0.035 mm (inner layers), thermal vias separation 1.2 mm, thermal via diameter 0.3 mm ±0.08 mm, Cu thickness on vias 0.025 mm, footprint dimension 4.1 mm x 6.5 mm). 4-layer PCB: Cu on mid1 and mid2 layer: 76.45 cm<sup>2</sup>. Cu on bottom layer: 68.8 cm<sup>2</sup>.  $Z_{th}$  measured on the major power dissipator contributor.





Figure 12. PowerSSO-36 thermal impedance junction to ambient vs PCB copper area



# 6 Package and packing information

## 6.1 ECOPACK

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK is an ST trademark.

## 6.2 PowerSSO-36 package information



#### Figure 13. PowerSSO-36 package dimensions

#### Table 20. PowerSSO-36 mechanical data

| Symbol |       | Millimeters |       |
|--------|-------|-------------|-------|
| Symbol | Min.  | Тур.        | Max.  |
| А      | 2.15  | -           | 2.47  |
| A2     | 2.15  | -           | 2.40  |
| a1     | 0     | -           | 0.075 |
| b      | 0.18  | -           | 0.36  |
| С      | 0.23  | -           | 0.32  |
| D      | 10.10 | -           | 10.50 |



DS12617 Rev 5

| Table 20. Power330-36 mechanical data (continued) |      |             |        |  |  |
|---------------------------------------------------|------|-------------|--------|--|--|
| Symbol                                            |      | Millimeters |        |  |  |
| Symbol                                            | Min. | Тур.        | Max.   |  |  |
| E                                                 | 7.4  | -           | 7.6    |  |  |
| е                                                 | -    | 0.5         | -      |  |  |
| e3                                                | -    | 8.5         | -      |  |  |
| G                                                 | -    | -           | 0.1    |  |  |
| G1                                                | -    | -           | 0.06   |  |  |
| Н                                                 | 10.1 | -           | 10.5   |  |  |
| h                                                 | -    | -           | 0.4    |  |  |
| L                                                 | 0.55 | -           | 0.85   |  |  |
| Ν                                                 | -    | -           | 10 deg |  |  |
| Х                                                 | 4.3  | -           | 5.2    |  |  |
| Y                                                 | 6.9  | -           | 7.5    |  |  |

#### Table 20. PowerSSO-36 mechanical data (continued)



## 6.3 PowerSSO-36 packing information



#### Figure 14. PowerSSO-36 tape and reel shipment (suffix "TR")



# 7 Revision history

| Table 21. Document revision mistory |   |                                                                                                                                      |  |  |
|-------------------------------------|---|--------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Date Revision Changes               |   | Changes                                                                                                                              |  |  |
| 24-Jul-2018                         | 1 | Initial release.                                                                                                                     |  |  |
| 09-Nov-2018                         | 2 | Added Section 5: Package and PCB thermal data.                                                                                       |  |  |
| 13-Jun-2019                         | 3 | Updated the maturity from target specification to production data.                                                                   |  |  |
| 10-Oct-2019                         | 4 | Updated <i>Table 2: Pin definitions and functions</i> .<br>Updated <i>Section 4.2: Chip Select Not (CSN)</i> .<br>Minor text changes |  |  |
| 02-Nov-2021                         | 5 | Added Table 19: SPI - input data and status registers 1                                                                              |  |  |

#### Table 21. Document revision history



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics – All rights reserved



DS12617 Rev 5