# 25AA1024/25LC1024 ## 1 Mbit SPI Bus Serial EEPROM ### **Device Selection Table** | Part Number | Vcc Range | Page Size | Temp. Ranges | Packages | |-------------|-----------|-----------|--------------|-----------| | 25LC1024 | 2.5-5.5V | 256 Byte | I,E | P, SM, MF | | 25AA1024 | 1.8-5.5V | 256 Byte | I | P, SM, MF | #### Features: - · 20 MHz max. Clock Speed - Byte and Page-level Write Operations: - 256 byte page - 6 ms max. write cycle time - No page or sector erase required - Low-Power CMOS Technology: - Max. Write current: 5 mA at 5.5V, 20 MHz - Read current: 7 mA at 5.5V, 20 MHz - Standby current: 1μA at 2.5V (Deep power-down) - Electronic Signature for Device ID - · Self-Timed Erase and Write Cycles: - Page Erase (6 ms max.) - Sector Erase (10 ms max.) - Chip Erase (10 ms max.) - Sector Write Protection (32K byte/sector): - Protect none, 1/4, 1/2 or all of array - · Built-In Write Protection: - Power-on/off data protection circuitry - Write enable latch - Write-protect pin - · High Reliability: - Endurance: 1M erase/write cycles - Temperature Ranges Supported: - Industrial (I): -40°C to +85°C - Automotive (E): -40°C to +125°C - · Pb-free packages available ## **Pin Function Table** | Name | Function | |------|--------------------| | CS | Chip Select Input | | SO | Serial Data Output | | WP | Write-Protect | | Vss | Ground | | SI | Serial Data Input | | SCK | Serial Clock Input | | HOLD | Hold Input | | Vcc | Supply Voltage | ## **Description:** The Microchip Technology Inc. 25AA1024/25LC1024 (25XX1024\*) is a 1024 Kbit serial EEPROM memory with byte-level and page-level serial EEPROM functions. It also features Page, Sector and Chip erase functions typically associated with Flash-based products. These functions are not required for byte or page write operations. The memory is accessed via a simple Serial Peripheral Interface (SPI) compatible serial bus. The bus signals required are a clock input (SCK) plus separate data in (SI) and data out (SO) lines. Access to the device is controlled by a Chip Select (CS) input. Communication to the device can be paused via the hold pin (HOLD). While the device is paused, transitions on its inputs will be ignored, with the exception of Chip Select, allowing the host to service higher priority interrupts. The 25XX1024 is available in standard packages including 8-lead PDIP and SOIJ, and advanced 8-lead DFN package. All devices are Pb-free. ## Package Types (not to scale) \*25XX1024 is used in this document as a generic part number for the 25AA1024, 25LC1024 devices. ### 1.0 ELECTRICAL CHARACTERISTICS ## Absolute Maximum Ratings (†) † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for an extended period of time may affect device reliability. ## TABLE 1-1: DC CHARACTERISTICS | DC CHARACTERISTICS | | Industrial (I): $TA = -0^{\circ}C$ to + Industrial (I): $TA = -40^{\circ}C$ to Automotive (E): $TA = -40^{\circ}C$ to | | -40°C to | +85°C Vcc = 2.0V to 5.5V | | |--------------------|-----------|-----------------------------------------------------------------------------------------------------------------------|----------|----------|--------------------------|-------------------------------------------------------------------| | Param.<br>No. | Sym. | Characteristic | Min. | Max. | Units | Test Conditions | | D001 | VIH1 | High-level input voltage | .7 Vcc | Vcc +1 | V | | | D002 | VIL1 | Low-level input | -0.3 | 0.3 Vcc | V | Vcc ≥ 2.7V | | D003 | VIL2 | voltage | -0.3 | 0.2 Vcc | V | Vcc < 2.7V | | D004 | Vol | Low-level output | | 0.4 | V | IOL = 2.1 mA | | D005 | Vol | voltage | _ | 0.2 | V | IOL = 1.0 mA, VCC < 2.5V | | D006 | Vон | High-level output voltage | Vcc -0.5 | ı | ٧ | ΙΟΗ = -400 μΑ | | D007 | ILI | Input leakage current | _ | ±1 | μΑ | CS = Vcc, Vin = Vss to Vcc | | D008 | ILO | Output leakage current | _ | ±1 | μА | CS = Vcc, Vout = Vss to Vcc | | D009 | CINT | Internal capacitance<br>(all inputs and<br>outputs) | _ | 7 | pF | TA = 25°C, CLK = 1.0 MHz,<br>VCC = 5.0V ( <b>Note</b> ) | | D010 | Icc Read | | _ | 10 | mA | Vcc = 5.5V; FcLK = 20.0 MHz;<br>SO = Open | | | | Operating current | | 5 | mA | Vcc = 2.5V; FcLκ = 10.0 MHz;<br>SO = Open | | D011 | Icc Write | | _ | 7 | mA | Vcc = 5.5V | | | | | _ | 5 | mA | Vcc = 2.5V | | D012 | Iccs | | _ | 20 | μΑ | CS = Vcc = 5.5V, Inputs tied to Vcc or | | | | Standby current | | 12 | μΑ | Vss, 125°C<br>CS = Vcc = 5.5V, Inputs tied to Vcc or<br>Vss, 85°C | | D13 | ICCSPD | Deep power-down current | _ | 1 | μА | CS = Vcc = 2.5V, Inputs tied to Vcc or Vss, 85°C | | | | 33.11 | _ | 2 | μΑ | CS = Vcc = 5.5V, Inputs tied to Vcc or Vss, 125°C | Note: This parameter is periodically sampled and not 100% tested. TABLE 1-2: AC CHARACTERISTICS | AC CHARACTERISTICS | | | Industrial (I)<br>Industrial (I)<br>Automotive | : TA = - | -0°C to +8<br>-40°C to -<br>-40°C to - | +85°C Vcc = 2.0V to 5.5V | |--------------------|------|-----------------------------|------------------------------------------------|----------|----------------------------------------|------------------------------------------------| | Param.<br>No. | Sym. | Characteristic | Min. | Max. | Units | Conditions | | 1 | FCLK | Clock frequency | _ | 20<br>10 | MHz<br>MHz | 4.5 ≤ VCC ≤ 5.5<br>2.5 ≤ VCC < 4.5 | | | | | _ | 2 | MHz | 1.8 ≤ VCC < 2.5 | | 2 | Tcss | CS setup time | 25 | _ | ns | 4.5 ≤ VCC ≤ 5.5 | | | | | 50<br>250 | _<br>_ | ns<br>ns | 2.5 ≤ VCC < 4.5<br>1.8 ≤ VCC < 2.5 | | 3 | Тсѕн | CS hold time | 50 | _ | ns | 4.5 ≤ VCC ≤ 5.5 | | | | | 100 | _ | ns | 2.5 ≤ VCC < 4.5 | | | | | 500 | _ | ns | 1.8 ≤ VCC < 2.5 (Note 3) | | 4 | TCSD | CS disable time | 50 | _ | ns | | | 5 | Tsu | Data setup time | 5 | _ | ns | 4.5 ≤ VCC ≤ 5.5 | | | | · | 10 | _ | ns | 2.5 ≤ VCC < 4.5 | | | | | 50 | _ | ns | 1.8 ≤ VCC < 2.5 | | 6 | THD | Data hold time | 10 | | ns | 4.5 ≤ VCC ≤ 5.5 | | | | | 20<br>100 | _ | ns | 2.5 ≤ VCC < 4.5<br>1.8 ≤ VCC < 2.5 | | 7 | TR | CLK rise time | 100 | 20 | ns<br>ns | (Note 1) | | 8 | TF | CLK fall time | | 20 | ns | (Note 1) | | 9 | | | 25 | 20 | | 4.5 ≤ VCC ≤ 5.5 | | 9 | Тні | Clock high time | 25<br>50 | _ | ns<br>ns | $ 4.5 \le VCC \le 5.5$<br>$ 2.5 \le VCC < 4.5$ | | | | | 250 | _ | ns | 1.8 ≤ VCC < 2.5 | | 10 | TLO | Clock low time | 25 | _ | ns | 4.5 ≤ VCC ≤ 5.5 | | | | | 50 | _ | ns | 2.5 ≤ VCC < 4.5 | | 44 | Tour | Ola ale dalacetina | 250 | | ns | 1.8 ≤ VCC < 2.5 | | 11 | TCLD | Clock delay time | 50 | _ | ns | | | 12 | TCLE | Clock enable time | 50 | _ | ns | 45.2455 | | 13 | Tv | Output valid from clock low | _ | 25<br>50 | ns<br>ns | 4.5 ≤ VCC ≤ 5.5<br>2.8 ≤ VCC < 4.5 | | | | | _ | 250 | ns | 1.8 ≤ VCC < 4.5 | | 14 | Тно | Output hold time | 0 | _ | ns | (Note 1) | | 15 | TDIS | Output disable time | _ | 25 | ns | 4.5 ≤ VCC ≤ 5.5 | | | | | _ | 50 | ns | 2.5 ≤ VCC < 4.5 | | | | | _ | 250 | ns | 1.8 ≤ VCC < 2.5 (Note 1) | | 16 | THS | HOLD setup time | 10 | _ | ns | 4.5 ≤ VCC ≤ 5.5 | | | | | 20 | _ | ns | 2.5 ≤ VCC < 4.5 | | | | | 100 | _ | ns | 1.8 ≤ VCC < 2.5 | | 17 | Тнн | HOLD hold time | 10 | _ | ns | 4.5 ≤ VCC ≤ 5.5 | | | | | 20 | _ | ns | 2.5 ≤ VCC < 4.5 | | | | | 100 | _ | ns | 1.8 ≤ VCC < 2.5 | **Note 1:** This parameter is periodically sampled and not 100% tested. - 2: This parameter is not tested but established by characterization and qualification. For endurance estimates in a specific application, please consult the Total Endurance™ Model which can be obtained from our web site at www.microchip.com. - 3: Includes THI time. ## 25AA1024/25LC1024 TABLE 1-2: AC CHARACTERISTICS (CONTINUED) | AC CHARACTERISTICS | | Industrial (I): TA | | -0°C to +8<br>-40°C to -<br>-40°C to - | +85°C Vcc = 2.0V to 5.5V | | |--------------------|------|------------------------------|-----------------|----------------------------------------|--------------------------|-------------------------------------------------------------------| | Param.<br>No. | Sym. | Characteristic | Min. | Min. Max. Units | | Conditions | | 18 | THZ | HOLD low to output<br>High-Z | 15<br>30<br>150 | | ns<br>ns<br>ns | 4.5 ≤ VCC ≤ 5.5<br>2.5 ≤ VCC < 4.5<br>1.8 ≤ VCC < 2.5<br>(Note 1) | | 19 | THV | HOLD high to output valid | 15<br>30<br>150 | | ns<br>ns<br>ns | 4.5 ≤ VCC ≤ 5.5<br>2.5 ≤ VCC < 4.5<br>1.8 ≤ VCC < 2.5 | | 20 | TREL | CS High to Standby mode | _ | 100 | μS | Vcc = 1.8V to 5.5V | | 21 | TPD | CS High to Deep power-down | _ | 100 | μS | Vcc = 1.8V to 5.5V | | 22 | TCE | Chip erase cycle time | _ | 10 | ms | Vcc = 1.8V to 5.5V | | 23 | TSE | Sector erase cycle time | _ | 10 | ms | Vcc = 1.8V to 5.5V | | 24 | Twc | Internal write cycle time | _ | 6 | ms | Byte or Page mode and Page<br>Erase | | 25 | _ | Endurance | 1M | | E/W<br>Cycles | (Note 2) Per Page | Note 1: This parameter is periodically sampled and not 100% tested. - 2: This parameter is not tested but established by characterization and qualification. For endurance estimates in a specific application, please consult the Total Endurance™ Model which can be obtained from our web site at www.microchip.com. - 3: Includes THI time. TABLE 1-3: AC TEST CONDITIONS | AC Waveform: | | |--------------------------------|----------| | VLO = 0.2V | _ | | VHI = VCC - 0.2V | (Note 1) | | VHI = 4.0V | (Note 2) | | CL = 30 pF | _ | | Timing Measurement Reference I | Level | | Input | 0.5 Vcc | | Output | 0.5 Vcc | Note 1: For Vcc ≤ 4.0V2: For Vcc > 4.0V FIGURE 1-1: HOLD TIMING FIGURE 1-2: SERIAL INPUT TIMING FIGURE 1-3: SERIAL OUTPUT TIMING ## 2.0 FUNCTIONAL DESCRIPTION ## 2.1 Principles of Operation The 25XX1024 is a 131,072 byte Serial EEPROM designed to interface directly with the Serial Peripheral Interface (SPI) port of many of today's popular microcontroller families, including Microchip's PIC® microcontrollers. It may also interface with microcontrollers that do not have a built-in SPI port by using discrete I/O lines programmed properly in firmware to match the SPI protocol. The 25XX1024 contains an 8-bit instruction register. The device is accessed via the SI pin, with data being clocked in on the <u>rising</u> edge of SCK. The CS pin must be low and the HOLD pin must be high for the entire operation. Table 2-1 contains a list of the possible instruction bytes and format for device operation. All instructions, addresses and data are transferred MSB first, LSB last. Data $\underline{(SI)}$ is sampled on the first rising edge of SCK after $\overline{CS}$ goes low. If the clock line is shared with other peripheral devices on the SPI bus, the user can assert the $\overline{HOLD}$ input and place the $\underline{25XX1024}$ in 'HOLD' mode. After releasing the $\underline{HOLD}$ pin, operation will resume from the point when the $\underline{HOLD}$ was asserted. ### **BLOCK DIAGRAM** TABLE 2-1: INSTRUCTION SET | Instruction Name | Instruction Format | Description | |------------------|--------------------|------------------------------------------------------------| | READ | 0000 0011 | Read data from memory array beginning at selected address | | WRITE | 0000 0010 | Write data to memory array beginning at selected address | | WREN | 0000 0110 | Set the write enable latch (enable write operations) | | WRDI | 0000 0100 | Reset the write enable latch (disable write operations) | | RDSR | 0000 0101 | Read STATUS register | | WRSR | 0000 0001 | Write STATUS register | | PE | 0100 0010 | Page Erase – erase one page in memory array | | SE | 1101 1000 | Sector Erase – erase one sector in memory array | | CE | 1100 0111 | Chip Erase – erase all sectors in memory array | | RDID | 1010 1011 | Release from Deep power-down and read electronic signature | | DPD | 1011 1001 | Deep Power-Down mode | ## **Read Sequence** The device is selected by pulling $\overline{\text{CS}}$ low. The 8-bit READ instruction is transmitted to the 25XX1024 followed by the 24-bit address, with seven MSBs of the address being "don't care" bits. After the correct READ instruction and address are sent, the data stored in the memory at the selected address is shifted out on the SO pin. The data stored in the memory at the next address can be read sequentially by continuing to provide clock pulses. The internal Address Pointer is automatically incremented to the next higher address after each byte of data is shifted out. When the highest address is reached (1FFFFh), the address counter rolls over to address, 00000h, allowing the read cycle to be continued indefinitely. The read operation is terminated by raising the $\overline{\text{CS}}$ pin (Figure 2-1). ## 2.2 Write Sequence Prior to any attempt to write data to the 25XX1024, the write enable latch must be set by issuing the $_{\tt WREN}$ instruction (Figure 2-4). This is done by setting $\overline{CS}$ low and then clocking out the proper instruction into the 25XX1024. After all eight bits of the instruction are transmitted, the $\overline{CS}$ must be brought high to set the write enable latch. If the write operation is initiated immediately after the $_{\tt WREN}$ instruction without $\overline{CS}$ being brought high, the data will not be written to the array because the write enable latch will not have been properly set. A write sequence includes an automatic, self timed erase cycle. It is not required to erase any portion of the memory prior to issuing a Write command. Once the write enable latch is set, the user may proceed by setting the $\overline{CS}$ low, issuing a WRITE instruction, followed by the 24-bit address, with seven MSBs of the address being "don't care" bits, and then the data to be written. Up to 256 bytes of data can be sent to the device before a write cycle is necessary. The only restriction is that all of the bytes must reside in the same page. When doing a write of less than 256 bytes the data in the rest of the page is refreshed along with the data bytes being written. For this reason, endurance is specified per page. Page write operations are limited to writing Note: bytes within a single physical page, regardless of the number of bytes actually being written. Physical page boundaries start at addresses that are integer multiples of the page buffer size (or 'page size'), and end at addresses that are integer multiples of page size - 1. If a Page Write command attempts to write across a physical page boundary, the result is that the data wraps around to the beginning of the current page (overwriting data previously stored there), instead of being written to the next page as might be expected. It is therefore necessary for the application software to prevent page write operations that would attempt to cross a For the data to be actually written to the array, the $\overline{\text{CS}}$ must be brought high after the Least Significant bit (D0) of the $n^{th}$ data byte has been clocked in. If $\overline{\text{CS}}$ is brought high at any other time, the write operation will not be completed. Refer to Figure 2-2 and Figure 2-3 for more detailed illustrations on the byte write sequence and the page write sequence, respectively. While the write is in progress, the STATUS register may be read to check the status of the WPEN, WIP, WEL, BP1 and BP0 bits (Figure 2-6). A read attempt of a memory array location will not be possible during a write cycle. When the write cycle is completed, the write enable latch is reset. page boundary. ## FIGURE 2-3: **PAGE WRITE SEQUENCE** CS 24-bit Address Data Byte 1 <u>cs</u>\_\_\_\_ 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 Data Byte 2 -Data Byte n (256 max) $7 \times 6 \times 5 \times 4 \times 3 \times 2 \times 1 \times 0 \times 7 \times 6 \times 5 \times 4 \times 3 \times 2 \times 1 \times 10 \times 10^{-2}$ 7 \ 6 \ 5 \ 4 \ 3 \ 2 \ # 2.3 Write Enable (WREN) and Write Disable (WRDI) The 25XX1024 contains a write enable latch. See Table 2-4 for the Write-Protect Functionality Matrix. This latch must be set before any write operation will be completed internally. The $\mathtt{WREN}$ instruction will set the latch, and the $\mathtt{WRDI}$ will reset the latch. The following is a list of conditions under which the write enable latch will be reset: - · Power-up - WRDI instruction successfully executed - · WRSR instruction successfully executed - WRITE instruction successfully executed - PE instruction successfully executed - · SE instruction successfully executed - · CE instruction successfully executed FIGURE 2-4: WRITE ENABLE SEQUENCE (WREN) FIGURE 2-5: WRITE DISABLE SEQUENCE (WRDI) ## 2.4 Read Status Register Instruction (RDSR) The Read Status Register instruction (RDSR) provides access to the STATUS register. The STATUS register may be read at any time, even during a write cycle. The STATUS register is formatted as follows: TABLE 2-2: STATUS REGISTER | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------------------|---|---|---|-----|-----|-----|-----| | W/R | _ | - | _ | W/R | W/R | R | R | | WPEN | Χ | Χ | Χ | BP1 | BP0 | WEL | WIP | | W/R = writable/readable. R = read-only. | | | | | | | | The **Write-In-Process (WIP)** bit indicates whether the 25XX1024 is busy with a write operation. When set to a '1', a write is in progress, when set to a '0', no write is in progress. This bit is read-only. The **Write Enable Latch (WEL)** bit indicates the status of the write enable latch and is read-only. When set to a '1', the latch allows writes to the array, when set to a '0', the latch prohibits writes to the array. The state of this bit can always be updated via the WREN or WRDI commands regardless of the state of write protection on the STATUS register. These commands are shown in Figure 2-4 and Figure 2-5. The **Block Protection (BP0 and BP1)** bits indicate which blocks are currently write-protected. These bits are set by the user issuing the WRSR instruction. These bits are nonvolatile and are shown in Table 2-3. See Figure 2-6 for the RDSR timing sequence. ## 2.5 Write Status Register Instruction (WRSR) The Write Status Register instruction (WRSR) allows the user to write to the nonvolatile bits in the STATUS register as shown in Table 2-2. The user is able to select one of four levels of protection for the array by writing to the appropriate bits in the STATUS register. The array is divided up into four segments. The user has the ability to write-protect none, one, two, or all four of the segments of the array. The partitioning is controlled as shown in Table 2-3. The Write-Protect Enable (WPEN) bit is a nonvolatile bit that is available as an enable bit for the $\overline{WP}$ pin. The Write-Protect ( $\overline{WP}$ ) pin and the Write-Protect Enable (WPEN) bit in the STATUS register control the programmable hardware write-protect feature. Hardware write protection is enabled when $\overline{WP}$ pin is low and the WPEN bit is high. Hardware write protection is disabled when either the $\overline{WP}$ pin is high or the WPEN bit is low. When the chip is hardware write-protected, only writes to nonvolatile bits in the STATUS register are disabled. See Table 2-4 for a matrix of functionality on the WPEN bit. See Figure 2-7 for the WRSR timing sequence. TABLE 2-3: ARRAY PROTECTION | BP1 | BP0 | Array Addresses<br>Write-Protected | Array Addresses<br>Unprotected | |-----|-----|----------------------------------------------|-------------------------------------------------| | 0 | 0 | none | All (Sectors 0, 1, 2 & 3)<br>(00000h-1FFFFh) | | 0 | 1 | Upper 1/4 (Sector 3)<br>(18000h-1FFFFh) | Lower 3/4 (Sectors 0, 1 & 2)<br>(00000h-17FFFh) | | 1 | 0 | Upper 1/2 (Sectors 2 & 3)<br>(10000h-1FFFFh) | Lower 1/2 (Sectors 0 & 1)<br>(00000h-0FFFFh) | | 1 | 1 | All (Sectors 0, 1, 2 & 3)<br>(00000h-1FFFFh) | none | ### 2.6 Data Protection The following protection has been implemented to prevent inadvertent writes to the array: - The write enable latch is reset on power-up - A write enable instruction must be issued to set the write enable latch - After a byte write, page write or STATUS register write, the write enable latch is reset - CS must be set high after the proper number of clock cycles to start an internal write cycle - Access to the array during an internal write cycle is ignored and programming is continued ## 2.7 Power-On State The 25XX1024 powers on in the following state: - The device is in low-power Standby mode (CS = 1) - · The write enable latch is reset - · SO is in high-impedance state TABLE 2-4: WRITE-PROTECT FUNCTIONALITY MATRIX | WEL<br>(SR bit 1) | WPEN<br>(SR bit 7) | WP<br>(pin 3) | Protected Blocks | Unprotected Blocks | STATUS Register | |-------------------|--------------------|---------------|------------------|--------------------|-----------------| | 0 | Х | Х | Protected | Protected | Protected | | 1 | 0 | Х | Protected | Writable | Writable | | 1 | 1 | 0 (low) | Protected | Writable | Protected | | 1 | 1 | 1 (high) | Protected | Writable | Writable | x = don't care ### 2.8 PAGE ERASE The Page Erase function will erase all bits (FFh) inside the given page. A Write Enable (WREN) instruction must be given prior to attempting a Page Erase. This is done by setting $\overline{\text{CS}}$ low and then clocking out the proper instruction into the 25XX1024. After all eight bits of the instruction are transmitted, the $\overline{\text{CS}}$ must be brought high to set the write enable latch. The Page Erase function is entered by driving $\overline{CS}$ low, followed by the instruction code (Figure 2-8), and three address bytes. Any address inside the page to be erased is a valid address. CS must then be driven high after the last bit if the address or the Page Erase will not execute. Once the CS is driven high, the self-timed Page Erase cycle is started. The WIP bit in the STATUS register can be read to determine when the Page Erase cycle is complete. If a Page Erase function is given to an address that has been protected by the Block Protect bits (BP0, BP1) then the sequence will be aborted and no erase will occur. FIGURE 2-8: PAGE ERASE SEQUENCE ### 2.9 SECTOR ERASE The Sector Erase function will erase all bits (FFh) inside the given sector. A Write Enable (WREN) instruction must be given prior to attempting a Sector Erase. This is done by setting $\overline{\text{CS}}$ low and then clocking out the proper instruction into the 25XX1024. After all eight bits of the instruction are transmitted, the $\overline{\text{CS}}$ must be brought high to set the write enable latch. The Sector Erase function is entered by driving $\overline{\text{CS}}$ low, followed by the instruction code (Figure 2-9), and three address bytes. Any address inside the sector to be erased is a valid address. CS must then be driven high after the last bit if the address or the Sector Erase will not execute. Once the CS is driven high, the self-timed Sector Erase cycle is started. The WIP bit in the STATUS register can be read to determine when the Sector Erase cycle is complete. If a SECTOR ERASE instruction is given to an address that has been protected by the Block Protect bits (BP0, BP1) then the sequence will be aborted and no erase will occur. See Table 2-3 for Sector Addressing. FIGURE 2-9: SECTOR ERASE SEQUENCE ### 2.10 CHIP ERASE The Chip Erase function will erase all bits (FFh) in the array. A Write Enable (WREN) instruction must be given prior to executing a Chip Erase. This is done by setting $\overline{\text{CS}}$ low and then clocking out the proper instruction into the 25XX1024. After all eight bits of the instruction are transmitted, the $\overline{\text{CS}}$ must be brought high to set the write enable latch. The Chip Erase function is entered by driving the $\overline{\text{CS}}$ low, followed by the instruction code (Figure 2-10) onto the SI line. The $\overline{\text{CS}}$ pin must be driven high after the eighth bit of the instruction code has been given or the Chip Erase function will not be executed. Once the $\overline{\text{CS}}$ pin is driven high, the self-timed Chip Erase function begins. While the device is executing the Chip Erase function the WIP bit in the STATUS register can be read to determine when the Chip Erase function is complete. The Chip Erase function is ignored if either of the Block Protect bits (BP0, BP1) are not 0, meaning $\frac{1}{4}$ , $\frac{1}{2}$ , or all of the array is protected. ### 2.11 DEEP POWER-DOWN MODE Deep Power-Down mode of the 25XX1024 is its lowest power consumption state. The device will not respond to any of the Read or Write commands while in Deep Power-Down mode, and therefore it can be used as an additional software write protection feature. The Deep Power-Down mode is entered by driving $\overline{\text{CS}}$ low, followed by the instruction $\underline{\text{code}}$ (Figure 2-11) onto the SI line, followed by driving $\overline{\text{CS}}$ high. If the $\overline{\text{CS}}$ pin is not driven high after the eighth bit of the instruction code has been given, the device will not execute Deep power-down. Once the $\overline{\text{CS}}$ line is driven high, there is a delay (T<sub>DP</sub>) before the current settles to its lowest consumption. All instructions given during Deep Power-Down mode are ignored except the Read Electronic Signature Command (RDID). The RDID command will release the device from Deep power-down and outputs the electronic signature on the SO pin, and then returns the device to Standby mode after delay ( $T_{REL}$ ) Deep Power-Down mode automatically releases at device power-down. Once power is restored to the device, it will power-up in the Standby mode. FIGURE 2-11: DEEP POWER-DOWN SEQUENCE ## 2.12 RELEASE FROM DEEP POWER-DOWN AND READ ELECTRONIC SIGNATURE Once the device has entered Deep Power-Down mode all instructions are ignored except the release from Deep Power-down and Read Electronic Signature command. This command can also be used when the device is not in Deep Power-down, to read the electronic signature out on the SO pin unless another command is being executed such as Erase, Program or Write STATUS register. Release from Deep Power-Down mode and Read Electronic Signature is entered by driving $\overline{CS}$ low, followed by the RDID instruction code (Figure 2-12) and then a dummy address of 24 bits (A23-A0). After the last bit of the dummy address is clocked in, the 8-bit Electronic signature is clocked out on the SO pin. After the signature has been read out at least once, the sequence can be terminated by driving $\overline{\text{CS}}$ high. The device will then return to Standby mode and will wait to be selected so it can be given new instructions. If additional clock cycles are sent after the electronic signature has been read once, it will continue to output the signature on the SO line until the sequence is terminated. FIGURE 2-12: RELEASE FROM DEEP POWER-DOWN AND READ ELECTRONIC SIGNATURE Driving $\overline{\text{CS}}$ high after the 8-bit RDID command, but before the Electronic Signature has been transmitted, will still ensure the device will be taken out of Deep Power-Down mode. However, there is a delay $T_{\text{REL}}$ that occurs before the device returns to Standby mode ( $I_{\text{CCS}}$ ), as shown in Figure 2-13. FIGURE 2-13: RELEASE FROM DEEP POWER-DOWN AND READ ELECTRONIC SIGNATURE ### 3.0 PIN DESCRIPTIONS The descriptions of the pins are listed in Table 3-1. TABLE 3-1: PIN FUNCTION TABLE | Name | Pin Number | Function | |------|------------|--------------------| | CS | 1 | Chip Select Input | | SO | 2 | Serial Data Output | | WP | 3 | Write-Protect Pin | | Vss | 4 | Ground | | SI | 5 | Serial Data Input | | SCK | 6 | Serial Clock Input | | HOLD | 7 | Hold Input | | Vcc | 8 | Supply Voltage | ## 3.1 Chip Select (CS) A low level on this pin selects the device. A high level deselects the device and forces it into Standby mode. However, a programming cycle which is already initiated or in progress will be completed, regardless of the $\overline{\text{CS}}$ input signal. If $\overline{\text{CS}}$ is brought high during a program cycle, the device will go into Standby mode as soon as the programming cycle is complete. When the device is deselected, SO goes to the high-impedance state, allowing multiple parts to share the same SPI bus. A low-to-high transition on $\overline{\text{CS}}$ after a valid write sequence initiates an internal write cycle. After power-up, a low level on $\overline{\text{CS}}$ is required prior to any sequence being initiated. ## 3.2 Serial Output (SO) The SO pin is used to transfer data out of the 25XX1024. During a read cycle, data is shifted out on this pin after the falling edge of the serial clock. ## 3.3 Write-Protect (WP) This pin is used in conjunction with the WPEN bit in the STATUS register to prohibit writes to the nonvolatile bits in the STATUS register. When $\overline{WP}$ is low and WPEN is high, writing to the nonvolatile bits in the STATUS register is disabled. All other operations function normally. When $\overline{WP}$ is high, all functions, including writes to the nonvolatile bits in the STATUS register, operate normally. If the WPEN bit is set, $\overline{WP}$ low during a STATUS register write sequence will disable writing to the STATUS register. If an internal write cycle has already begun, $\overline{WP}$ going low will have no effect on the write. The $\overline{WP}$ pin function is blocked when the WPEN bit in the STATUS register is low. This allows the user to install the 25XX1024 in a system with $\overline{WP}$ pin grounded and still be able to write to the STATUS register. The $\overline{WP}$ pin functions will be enabled when the WPEN bit is set high. ## 3.4 Serial Input (SI) The SI pin is used to transfer data into the device. It receives instructions, addresses and data. Data is latched on the rising edge of the serial clock. ## 3.5 Serial Clock (SCK) The SCK is used to synchronize the communication between a master and the 25XX1024. Instructions, addresses or data present on the SI pin are latched on the rising edge of the clock input, while data on the SO pin is updated after the falling edge of the clock input. ## 3.6 Hold (HOLD) The HOLD pin is used to suspend transmission to the 25XX1024 while in the middle of a serial sequence without having to retransmit the entire sequence again. It must be held high any time this function is not being used. Once the device is selected and a serial sequence is underway, the HOLD pin may be pulled low to pause further serial communication without resetting the serial sequence. The HOLD pin must be brought low while SCK is low, otherwise the HOLD function will not be invoked until the next SCK high-tolow transition. The 25XX1024 must remain selected during this sequence. The SI, SCK and SO pins are in a high-impedance state during the time the device is paused and transitions on these pins will be ignored. To resume serial communication, HOLD must be brought high while the SCK pin is low, otherwise serial communication will not resume. Pulling the HOLD line low at any time will tri-state the SO line. ## 4.0 PACKAGING INFORMATION ## 4.1 Package Marking Information Legend: XX...X Part number or part number code T Temperature (I, E) Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code (2 characters for small packages) e3 Pb-free JEDEC designator for Matte Tin (Sn) **Note**: For very small packages with no room for the Pb-free JEDEC designator (e3), the marking will only appear on the outer carton or reel label. Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. \* Standard marking consists of Microchip part number, year code, week code, traceability code (facility code, mask rev#, and assembly code). For marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. ## 8-Lead Plastic Dual Flat, No Lead Package (MF) – 6x5 mm Body [DFN-S] PUNCH SINGULATED **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | |--------------------------|------------------|-------------|----------|------| | Γ | Dimension Limits | | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | 1.27 BSC | | | Overall Height | A | _ | 0.85 | 1.00 | | Molded Package Thickness | A2 | _ | 0.65 | 0.80 | | Standoff | A1 | 0.00 | 0.01 | 0.05 | | Base Thickness | A3 | | 0.20 REF | | | Overall Length | D | 4.92 BSC | | | | Molded Package Length | D1 | | 4.67 BSC | | | Exposed Pad Length | D2 | 3.85 | 4.00 | 4.15 | | Overall Width | E | | 5.99 BSC | | | Molded Package Width | E1 | | 5.74 BSC | | | Exposed Pad Width | E2 | 2.16 | 2.31 | 2.46 | | Contact Width | b | 0.35 | 0.40 | 0.47 | | Contact Length | L | 0.50 | 0.60 | 0.75 | | Contact-to-Exposed Pad | K | 0.20 | _ | _ | | Model Draft Angle Top | ф | _ | _ | 12° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package may have one or more exposed tie bars at ends. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-113B ## 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES | | |----------------------------|---------------|------|----------|------| | Dim | ension Limits | MIN | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | .100 BSC | | | Top to Seating Plane | A | - | _ | .210 | | Molded Package Thickness | A2 | .115 | .130 | .195 | | Base to Seating Plane | A1 | .015 | _ | _ | | Shoulder to Shoulder Width | E | .290 | .310 | .325 | | Molded Package Width | E1 | .240 | .250 | .280 | | Overall Length | D | .348 | .365 | .400 | | Tip to Seating Plane | L | .115 | .130 | .150 | | Lead Thickness | С | .008 | .010 | .015 | | Upper Lead Width | b1 | .040 | .060 | .070 | | Lower Lead Width | b | .014 | .018 | .022 | | Overall Row Spacing § | eB | - | _ | .430 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located with the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-018B ## 8-Lead Plastic Small Outline (SM) - Medium, 5.28 mm Body [SOIJ] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |--------------------------|---------------|------|-------------|------| | Dime | ension Limits | MIN | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | 1.27 BSC | | | Overall Height | А | 1.77 | _ | 2.03 | | Molded Package Thickness | A2 | 1.75 | _ | 1.98 | | Standoff § | A1 | 0.05 | - | 0.25 | | Overall Width | E | 7.62 | _ | 8.26 | | Molded Package Width | E1 | 5.11 | _ | 5.38 | | Overall Length | D | 5.13 | - | 5.33 | | Foot Length | L | 0.51 | _ | 0.76 | | Foot Angle | ф | 0° | _ | 8° | | Lead Thickness | С | 0.15 | - | 0.25 | | Lead Width | b | 0.36 | _ | 0.51 | | Mold Draft Angle Top | α | - | _ | 15° | | Mold Draft Angle Bottom | β | _ | - | 15° | ## Notes: - 1. SOIJ, JEITA/EIAJ Standard, formerly called SOIC. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. Microchip Technology Drawing C04-056B ## 25AA1024/25LC1024 ## **APPENDIX A:** ## **REVISION HISTORY** ## **Revision C (02/2007)** Revised Features Section (Self-timed Erase and Write Cycles); Revised Table 1-1 (Param. D012 and D13); Table 1-2 (Param. 20-24); Revised Package Marking Information; Replaced Package Drawings; Revised Product ID System Section (SM package). Changed PICmicro to PIC. ## **Revision D (07/2007)** Revised Features; Revised Tables 1-1 and 1-2 (added Industrial temp. and revised parameters 22-23); Replaced Package Drawings (Rev. AP); Revised Product ID System; Changed Flash to EEPROM. ### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions. ### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support - · Development Systems Information Line Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://support.microchip.com ## 25AA1024/25LC1024 ## **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | To: | Technical Publications Manager | Total Pages Sent | |------|--------------------------------------------|---------------------------------------------------------| | RE: | Reader Response | | | Fron | m: Name | | | | • | | | | · | | | | | | | Δnn | Telephone: ()<br>lication (optional): | FAX: () | | | ıld you like a reply? Y N | | | | · · · · · · · · · · · · · · · · · · · | Life and the DOOMSON | | Dev | ice: 25AA1024/25LC1024 | Literature Number: DS21836D | | Que | estions: | | | 1. | What are the best features of this do | ocument? | | • | | | | | | | | 2. | How does this document meet your | hardware and software development needs? | | | | | | 3. | Do you find the organization of this o | document easy to follow? If not, why? | | 0. | bo you mid the organization of the c | assument easy to follow. If flot, why. | | | | | | 4. | What additions to the document do y | you think would enhance the structure and subject? | | | | | | | | | | 5. | What deletions from the document of | could be made without affecting the overall usefulness? | | | | | | | | | | 6. | Is there any incorrect or misleading | information (what and where)? | | | | | | 7 | Herry way led you have seen their all your | 2010 | | 7. | How would you improve this docume | ent? | | | | | | | | | ## PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. X - X /XX | Examples: | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device: Tape & Reel Temp Range Package Device: 25AA1024 1 Mbit, 1.8V, 256-Byte Page SPI Serial EEPROM 25LC1024 1 Mbit, 2.5V, 256-Byte Page SPI Serial EEPROM Tape & Reel: Blank = Standard packaging (tube) T = Tape & Reel Temperature I = -40°C to+85°C Range: E = -40°C to+125°C Package: MF = Micro Lead Frame (6 x 5 mm body), 8-lead P = Plastic DIP (300 mil body), 8-lead SM = Plastic SOIJ (5.28 mm), 8-lead | a) 25AA1024T-I/SM = 1 Mbit, 1.8V Serial EEPROM, Industrial temp., Tape & Reel, SOIJ package b) 25AA1024T-I/MF = 1 Mbit, 1.8V Serial EEPROM, Industrial temp., Tape & Reel, DFN package c) 25LC1024-I/P = 1 Mbit, 2.5V Serial EEPROM, Industrial temp., P-DIP package d) 25LC1024T-E/MF = 1 Mbit, 2.5V Serial EEPROM, Extended temp., Tape & Reel, DFN package | # 25AA1024/25LC1024 NOTES: #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - · Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, rfPIC and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AmpLab, FilterLab, Linear Active Thermistor, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ## WORLDWIDE SALES AND SERVICE #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca. IL Tel: 630-285-0071 Fax: 630-285-0075 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 **Toronto** Mississauga, Ontario, Canada Tal. OOF Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 **Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Fuzhou Tel: 86-591-8750-3506 Fax: 86-591-8750-3521 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 China - Shunde Tel: 86-757-2839-5507 Fax: 86-757-2839-5571 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-4182-8400 Fax: 91-80-4182-8422 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 **Malaysia - Penang** Tel: 60-4-646-8870 Fax: 60-4-646-5086 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 **Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850 **Taiwan - Hsin Chu** Tel: 886-3-572-9526 Fax: 886-3-572-6459 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid UK - Wokingham Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 Tel: 44-118-921-5869 Fax: 44-118-921-5820 06/25/07