# ATMX150RHA # Rad-Hard 150 nm SOI CMOS Cell-based ASIC for Space Use #### Introduction ATMX150RHA is a mixed-signal ASIC offer that provides high-performance and high-density solutions for space applications. With a set of pre-qualified analog IPs, such as DACs, ADCs, PLL, regulators, etc., ATMX150RHA eases the design of mixed-signal ASICs. ATMX150RHA covers the digital ATC18RHA ASIC offer and extends it up to 22 million gates. The availability of a 5V to 1.8V regulator and the 5V tolerant IO permits easy re-targeting of obsolete or end-of-life ASICs with 5V core supply. In addition, the Physical Design Kit (PDK) enables customers to develop their own analog blocks and use the Microchip Space Multi-Project Wafer (SMPW) foundry services. ATMX150RHA is manufactured on a 150 nm, five-metal-layer and thick-metal-layer SOI CMOS process intended for use with a supply voltage of 1.8V for core and 2.5/3.3/5V for periphery. This ASIC platform is supported by a combination of state-of-the-art third-party and proprietary design tools from Synopsys<sup>®</sup>, Mentor<sup>®</sup> and Cadence<sup>®</sup>. These tools collectively form the reference tool flows for both the front and back ends. ATMX150RHA ASICs are available in several quality assurance grades, such as MIL-PRF-38535, QML-Q , QML-V, and ESCC 9000 for the digital domain: ESCC DS: 9202/083SMD: 5962-20B01 # **Table of Contents** | Intr | oductic | on | 1 | | | | | |------|----------------------------|----------------------------------|----------|--|--|--|--| | 1. | Overv | /iew | 4 | | | | | | 2. | Periphery | | | | | | | | | 2.1. | Buffer Descriptions | | | | | | | | 2.2. | I/O Clusters | | | | | | | | 2.3. | Double Pad Ring | | | | | | | 3. | Core. | | 6 | | | | | | | 3.1. | Standard Cell Library | | | | | | | | 3.2. | Memory Hard Blocks | | | | | | | | 3.3. | Analog Blocks | | | | | | | | 3.4. | Array Organization | | | | | | | 4. | Advar | nced Packaging | 8 | | | | | | 5. | Space | e Multi-Project Wafer (SMPW) | <u>ç</u> | | | | | | 6. | Testal | bility Techniques | 10 | | | | | | 7. | Radia | ation Hardness | 11 | | | | | | 8. | Electrical Characteristics | | | | | | | | | 8.1. | Absolute Maximum Ratings | 12 | | | | | | | 8.2. | Recommended Operating Conditions | | | | | | | | 8.3. | Consumption | | | | | | | | 8.4. | 2.5V I/O DC Characteristics | | | | | | | | 8.5. | 3.3V I/O DC Characteristics | 14 | | | | | | | 8.6. | 5V I/O DC Characteristics | 14 | | | | | | | 8.7. | PCI Characteristics | 15 | | | | | | | 8.8. | LVPECL Receiver Characteristics | 16 | | | | | | | 8.9. | LVDS Reference Characteristics | 16 | | | | | | | 8.10. | LVDS Transmitter Characteristics | | | | | | | | 8.11. | LVDS Receiver Characteristics | 17 | | | | | | 9. | Suppo | ort | 18 | | | | | | 10. | Revis | ion History | 19 | | | | | | The | Micro | chip Web Site | 20 | | | | | | Cus | stomer | Change Notification Service | 20 | | | | | | Cus | stomer | Support | 20 | | | | | | Mic | rochip | Devices Code Protection Feature | 20 | | | | | | Leg | ıal Noti | ice | 21 | | | | | | Tra | demarl | ks | 21 | | | | | # ATMX150RHA | Quality Management System Certified by DNV | 21 | |--------------------------------------------|----| | Worldwide Sales and Service | 22 | #### 1. Overview The ATMX150RHA Design Manual, available from your Microchip technical center, provides the information and flows necessary to design a mixed-signal ASIC for space applications. Users can be trained on Microchip-specific or standard commercial tool kits and methodological details for actual implementations. This offering is CMOS-technology-based, specified with 5/3.3/2.5V and HV 25-45V ranges for the periphery. Core is supplied at 1.8V. ATMX150RHA is manufactured on a 150nm, five-metal-layers SOI CMOS with Thick Metal technology option - AT77KRHA, a Microchip proprietary process. The digital ATMX150RHA is qualified under the QML-V, QML-Q, and ESCC QML. The domain of qualification covers the main features as follows. - · Comprehensive library of standard logic and I/O cells - Memory Cells Compiled (ROM, SRAM, DPRAM, and Register File Memory) - 450 MHz PLL (PLL400MRHA) - Up to 22 usable Mgates (equivalent NAND2) - Operating voltage 1.8±0.15V for the core and 5V±0.5V, 3.3±0.3V, 2.5±0.2V for the periphery - · High-speed LVDS buffers 655 Mbps in compliance with the TIA/EIA-644-A standard - PCI buffers - · Set of analog blocks - No single event latch-up below an LET threshold of 78 MeV.cm<sup>2</sup>/mg at 125°C - · SEU-hardened flip-flops - TID test up to 150 krads (Si) for 1.8V and 3.3V devices, and 90 krads (Si) for 5V according to MIL-STD 883 TM1019 - · CCGA, CLGA, and CQFP qualified package catalog # 2. Periphery #### 2.1 Buffer Descriptions The peripheral I/O buffer is the electrical interface between the external signals (voltage range from 2.3V to 3.6V and from 4.5V to 5.5V) and the internal core signals (from 1.65V to 1.95V). I/O libraries are: - IO5V0 I/O Powered at 5V - IO3V3 I/O Powered at 3.3V - IO2V5 I/O Powered at 2.5V, 3.3V tolerant All I/O buffers are cold sparing and include: - · Bidirectional I/O buffers - · Tristate-output I/O buffers - · Output-only I/O buffers - Input-only I/O buffers (inverting, non-inverting, Schmitt trigger) Furthermore, the bidirectional, tristate-output and input-only I/O buffers are available with or without pull-up or pull-down structures. Specific I/O buffers have been developed in 3.3V and 2.5V: - · LVDS transmitter and receiver differential I/O buffers. - LVPECL receiver differential I/O buffers - · In 3.3V, PCI-compliant output buffer I/O buffers are tolerant, that is, the pad signal can be higher than VCCB when it is high impedance (input or bidirectional buffers, tristate buffers in HiZ and LVDS when disable). I/O buffers are cold sparing, that is, the pad signal can be applied when VCCB is 0V. In both cases, tolerant or cold sparing, there is no impact on core supply, buffer supply, and reliability, if the applied signal respects the recommended operating conditions, and the leakage current is less than 1µA. #### 2.2 I/O Clusters The periphery of the chip (pad ring) can be split into several I/O segments (I/O clusters). Some clusters can be unpowered while others are active. A specific power control line is distributed inside the cluster to force all the I/Os of the cluster in tristate mode regardless of their initial state (i.e., an output-only buffer will also be turned to HiZ mode). #### 2.3 Double Pad Ring In case of a large number of IOs, Microchip can provide a double pad ring configuration, where the inner ring is used exclusively for core power supply pads. ## 3. Core ## 3.1 Standard Cell Library The Microchip Standard Cell Library contains a comprehensive set of logic and storage cells, including cells that belong to the following categories: - · Buffers and gates - · Standard and SEU-hardened flip-flops - · Standard and SEU-hardened scan flip-flops - Latches - · Multiplexers, adders, subtractors ## 3.2 Memory Hard Blocks The ATMX150RHA memory libraries are developed from Virage memory compilers. All these memories are synchronous. Four types of memories can be generated on request: - · Single-port synchronous SRAM - · Dual-port memory with two-port read/write synchronous SRAM - · Two-port synchronous register file with one read port and one write port - · ROM with metal programming For maximum block sizes, refer to ATMX150RHA Design Manual, available from your Microchip technical center. ## 3.3 Analog Blocks MICROCHIP proposes a catalog of analog IPs qualified that can be delivered with a datasheet and qualpack. The qualification includes: - · Electrical characterization - · TID and SEE characterization - HTOL tests The analog IPs consist of Voltage regulators, a voltage reference and monitoring device, clock synthesizer and signal conditioning IPs. For more information on a complete list of available analog blocks, please contact the Microchip technical support team in your region. The following table lists the preliminary IP blocks and their features. Table 3-1. Analog Blocks Catalog | IP Block | Features | |-------------|------------------------------------------------------------------------------------| | PLL400MRHA | 40-450 MHz PLL | | ADC12RHA | 12-bit 1 Msps ADC | | DAC12RHA | 12-bit 1 Msps DAC | | MUX8RHA | 8-channel analog multiplexer, 10 MHz bandwidth | | OSCRC10MRHA | Programmable 4/8/10/12 MHZ RC oscillator, ±1% frequency variation over temperature | | OSCRC32KRHA | 32 kHz RC oscillator | | BG1V2RHA | 1.215V bandgap voltage reference, max temp. coef 90 ppm/°C | | continued | | | | | | | | |-----------|------------------------------------------------------|--|--|--|--|--|--| | IP Block | Features | | | | | | | | REG200RHA | Linear voltage regulator from 3-5.5V to 1.8V, 200 mA | | | | | | | | POR18RHA | Power-on Reset 1.8V | | | | | | | A Physical Design Kit (PDK), with a full set of basic devices, is also available to design custom analog blocks. # 3.4 Array Organization With the ATMX150RHA, the die size and the package are optimized for each mixed-signal ASIC. However, for some digital designs, predefined matrix sizes and pad frames are available to ease the assembly of each individual ASIC design by using available package cavity sizes and layouts. **Table 3-2. Standard Array Dimensions** | | Single Pad R | ing | Outer Ring | Double Pad Ring | | | |--------------------|--------------|----------------------------------------|------------|--------------------|-------------------------------------|--| | Name | Area (mm²) | Typical Usable<br>gates <sup>(*)</sup> | Pads | Inner Ring<br>Pads | Typical Usable Gates <sup>(*)</sup> | | | ATMX150RHA_216(D) | 38 | 1M | 216 | 88 | 0.8M | | | ATMX150RHA_324(D) | 77 | 2.2M | 324 | 140 | 1.7M | | | ATMX150RHA_404(D) | 114 | 3.5M | 404 | 180 | 2.8M | | | ATMX150RHA_504(D) | 170 | 5.5M | 504 | 232 | 4.4M | | | ATMX150RHA_544(D) | 199 | 6.5M | 544 | 252 | 5.4M | | | ATMX150RHA_604(D) | 237 | 7.6M | 604 | 284 | 6.7M | | | ATMX150RHA_644 (D) | 267 | 8.7M | 644 | 304 | 7.7M | | | ATMX150RHA_704(D) | 316 | 10.4M | 704 | 332 | 9.4M | | <sup>(\*)</sup> Based on NAND2 equivalent at 50% density, without memories # 4. Advanced Packaging Microchip proposes advanced multilayer low-noise CQFP and CCGA packages with isolated power and ground planes. CQFP packages are available with up to 352 leads and CLGA/CCGA packages with up to 896 lands/columns. In addition to the packages listed in the following table, Microchip offers custom package development. Table 4-1. Packages | Package | Leads/Columns | |-----------|--------------------| | CQFP | Up to 352 | | CLGA/CCGA | 349, 472, 625, 896 | # 5. Space Multi-Project Wafer (SMPW) Microchip offers a Space Multi-Project Wafer (SMPW) service, in order to decrease the cost of reticles and silicon by sharing them over several designs. Specific milestones have been created to coordinate the activities and ensure that there will be no interaction between customer designs. Any questions related to the SMPW service can be addressed to your Microchip technical center. # 6. Testability Techniques For complex designs involving blocks of memory and/or cores, careful attention must be given to design-for-test techniques. The chip size of complex designs, and the number of functional vectors that would need to be created to exercise them fully, strongly suggests the use of more efficient techniques. Combinations of SCAN technique, multiplexed access to memory and/or core blocks, and built-in-self-test logic must be employed, in addition to functional test patterns, to provide both the user and Microchip the ability to test the finished product. Test at speed and transition delay fault patterns are also needed to achieve a good sorting of the dies. For further information, refer to the ATMX150RHA TOS Manual, available from your Microchip technical center. ## 7. Radiation Hardness The ATMX150RHA standard cell library encompasses all the specific functions and buffers necessary for space designs, such as LVDS transmitters and receivers, PCI buffers, SEU-hardened DFFs and cold sparing buffers. Key radiation-tolerance parameters are controlled and monitored. Reports are available upon request from your Microchip technical center. Table 7-1. Radiation Hardness | Parameter | Radiation Hardness Assurance | |---------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | TID <sup>(1)</sup> | 100 krads (Si) with 2.5V to 3.3V I/Os | | Total Ionizing Dose | 50 krads (Si) with 5V and HV I/Os | | SEU <sup>(2)</sup><br>Single Event Upset | Hardened DFF: < 3.22e <sup>-09</sup> errors/bit/day Virage memories with ECC: < 1.18e <sup>-10</sup> errors/bit/day | | SEL <sup>(3)</sup><br>Single Event Latch-up | Standard results: LETth > 78 MeV.cm²/mg<br>With deep trench isolation LETth > 95 MeV.cm²/mg | #### Notes: - 1. Co-60 testing, in compliance with Mil-Std 883 TM 1019.5: Tested at 25°C, with a total dose rate of 300 rad/h and a total dose up to 150 krads (Si) or 90 krads (Si). - Based on worst-case orbit condition (between GEO, ISS LEO, LEO POL, and MEO), at 1.65V for core and 25°C. - 3. In worst-case conditions: 1.95V for core, 3.6V or 5.5V for I/Os at 125°C # 8. Electrical Characteristics # 8.1 Absolute Maximum Ratings | Symbol | Parameter | Min | Max | Unit | |--------|------------------------|------|-----|------| | TJ | Operating Temperature | _ | 175 | °C | | VDD | Core Supply Voltage | -0.3 | 2 | V | | VCC | 2.5V IO Supply Voltage | -0.3 | 3 | V | | VCC | 3.3V IO Supply Voltage | -0.3 | 4 | V | | VCC | 5V IO Supply Voltage | -0.3 | 6 | V | | Tstg | Storage Temperature | -65 | 150 | °C | **Note:** Stresses beyond the ones listed in this table may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # 8.2 Recommended Operating Conditions | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------------------------------------------------------------------|------------------------|------|-----|------|------|-----------------| | TJ | Operating Temperature | -55 | 25 | 145 | °C | _ | | VDD | Core Supply Voltage | 1.65 | 1.8 | 1.95 | V | - | | VCC | 2.5V IO Supply Voltage | 2.3 | 2.5 | 2.7 | V | _ | | VCC | 3.3V IO Supply Voltage | 3.0 | 3.3 | 3.6 | V | - | | VCC | 5V IO Supply Voltage | 4.5 | 5 | 5.5 | V | _ | | Note: Functional operations beyond those listed in this table are not guaranteed. | | | | | | | # 8.3 Consumption | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------|----------------------------|-----|-------|-----|--------|-----------------| | ICCSBA | Leakage current per k gate | _ | 0.003 | 4.4 | μΑ | _ | | ICCOPA <sup>(*)</sup> | Dynamic current per k gate | _ | 40 | 57 | μΑ/MHz | _ | <sup>(\*)</sup> Average on a mix of cells of different types (regular and hardened flip-flop, simple and complex boolean, multiplexer, adder, buffer and inverter). # 8.4 2.5V I/O DC Characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |--------------------|----------------------------------------------|---------|------|---------|------|-------------------------| | VCC | Buffer Supply Voltage | 2.3 | 2.5 | 2.7 | V | IOs | | | Low-level Input Current | -1 | _ | 1 | μΑ | | | IIL | - With pull-up resistor | 60 | 130 | 260 | μΑ | Vin=Vss | | | - With pull-down resistor | -5 | _ | 5 | μA | | | | High-level Input Current | -1 | _ | 1 | μA | | | IIH | - With pull-up resistor | -5 | _ | 5 | μΑ | Vin=Vcc | | | - With pull-down resistor | 75 | 180 | 360 | μA | | | 107 | 11 | 4 | | 4 | | Vout=Vcc or Vss | | IOZ | High impedance state output current | -1 | _ | 1 | μA | No pull resistor | | VIL | Low-level input voltage | -0.3 | - | 0.7 | V | - | | VIH | High-level input voltage | 2 | _ | Vcc+0.3 | V | - | | VT+ | Positive-going Schmitt trigger threshold | 1.11 | 1.35 | 1.59 | V | _ | | VT- | Negative-going Schmitt trigger threshold | 0.81 | 0.93 | 1.17 | V | _ | | Vhyst | Schmitt trigger hysteresis | 0.30 | 0.42 | 0.54 | V | - | | 1100 | | | | | | Vcc=Vss=0V | | IICS | Cold sparing leakage input current | -1 | _ | 1 | μΑ | Vin=0 to Vcc | | 1000 | | _ | | _ | μA | Vcc=Vss=0V | | IOCS | Cold sparing leakage output current | -1 | _ | 1 | | Vout=0 to Vcc | | VCSth | Supply threshold of cold sparing buffers | _ | - | 0.5 | V | IICS < 4 μA | | VOL | Low-level output voltage | _ | _ | 0.4V | V | IOL=1.5, 3, 6, 9, 12 mA | | VOH | High-level output voltage | VCC-0.4 | - | _ | V | IOH=1.5, 3, 6, 9, 12 mA | | | Output short-circuit current | | | | _ | ., , , , | | IOS <sup>(*)</sup> | - IOSN (nn=1) | _ | _ | 14 | mA | Vout=Vcc | | | - IOSP (nn=1) | | | 14 | mA | Vout=Vss | | | | | | 13 | | nn = 1 | | Fmax | Maximum frequency, C <sub>load</sub> = 30 pF | - | _ | 50 | MHz | nn = 4 | | | | | | 80 | | nn = 8 | <sup>(\*)</sup> Supplied as a design limit but not guaranteed or tested. No more than one output may be shorted at a time for a maximum duration of 10 seconds. IOSmax = 14, 28, 56, 84, 112 mA for nn = 1, 2, 4, 6, 8 # 8.5 3.3V I/O DC Characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |--------------------|----------------------------------------------|---------|------|---------|------|-------------------------------------| | VCC | Buffer supply voltage | 3.0 | 3.3 | 3.6 | V | IOs | | | Low-level input current | -1 | _ | 1 | μA | | | IIL | - With pull-up resistor | 110 | 220 | 400 | μA | Vin=Vss | | | - With pull-down resistor | -5 | _ | 5 | μΑ | | | | High-level input current | -1 | _ | 1 | μΑ | | | IIH | - With pull-up resistor | -5 | _ | 5 | μA | Vin=Vcc | | | – With pull-down resistor | 140 | 320 | 600 | μA | | | IOZ | High impedance state output current | -1 | _ | 1 | μA | Vout=Vcc or Vss<br>No pull resistor | | VIL | Low-level input voltage | -0.3 | _ | 0.8 | V | - | | VIH | High-level input voltage | 2 | _ | Vcc+0.3 | V | - | | VT+ | Positive-going Schmitt trigger threshold | 1.47 | 1.73 | 1.95 | V | - | | VT- | Negative-going Schmitt trigger threshold | 1.05 | 1.25 | 1.53 | V | - | | Vhyst | Schmitt trigger hysteresis | 0.36 | 0.48 | 0.54 | V | - | | IICS | Cold sparing leakage input current | -1 | _ | 1 | μA | Vcc=Vss=0V<br>Vin=0 to Vcc | | IOCS | Cold sparing leakage output current | -1 | _ | 1 | μA | Vcc=Vss=0V<br>Vout=0 to Vcc | | VCSth | Supply threshold of cold sparing buffers | _ | _ | 0.5 | V | IICS < 4µA | | VOL | Low-level output voltage | _ | _ | 0.4V | V | IOL=2, 4, 8, 12, 16 mA | | VOH | High-level output voltage | VCC-0.4 | | | V | IOH=2, 4, 8, 12, 16 mA | | | Output short-circuit current | | | 00 | 0 | March Mar | | IOS <sup>(*)</sup> | IOSN (nn=1) | _ | _ | 23 | mA | Vout=Vcc | | | IOSP (nn=1) | | | 23 | mA | Vout=Vss | | | | | | 15 | | nn = 1 | | Fmax | Maximum frequency, C <sub>load</sub> = 30 pF | _ | _ | 70 | MHz | nn = 4 | | | | | | 105 | | nn = 8 | <sup>(\*)</sup> Supplied as a design limit but not guaranteed or tested. No more than one output may be shorted at a time for a maximum duration of 10 seconds. IOSmax = 23, 46, 92, 138,184 mA for nn = 1, 2, 4, 6, 8 ## 8.6 5V I/O DC Characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |--------|-----------------------|-----|-----|-----|------|-----------------| | VCC | Buffer supply voltage | 4.5 | 5.0 | 5.5 | V | IOs | | continued | | | | | | | | | |--------------------|------------------------------------------------------|---------|------|----------------|----------|-------------------------------------|--|--| | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | | | | | Low-level input current | -1 | _ | 1 | μΑ | | | | | IIL | - With pull-up resistor | 180 | 340 | 590 | μΑ | Vin=Vss | | | | | - With pull-down resistor | -5 | _ | 5 | μA | | | | | | High-level input current | -1 | _ | 1 | μA | | | | | IIH | - With pull-up resistor | -5 | _ | 5 | μA | Vin=Vcc | | | | | - With pull-down resistor | 160 | 490 | 1000 | μA | | | | | IOZ | High impedance state output current | -1 | _ | 1 | μA | Vout=Vcc or Vss<br>No pull resistor | | | | VIL (TTL) | Low-level input voltage | -0.3 | _ | 0.8 | V | For TTL inputs | | | | VIH (TTL) | High-level input voltage | 2 | _ | Vcc+0.3 | V | For TTL inputs | | | | VIL (CMOS) | Low-level input voltage | -0.3 | _ | 0.3*Vcc | V | For CMOS inputs | | | | VIH (CMOS) | High-level input voltage | 0.7*Vcc | _ | Vcc+0.3 | V | For CMOS inputs | | | | VT+ | Positive-going Schmitt trigger threshold | 2.69 | 3.19 | 3.69 | V | _ | | | | VT- | Negative-going Schmitt trigger threshold | 1.81 | 2.20 | 2.70 | V | _ | | | | Vhyst | Schmitt trigger hysteresis | 0.77 | 0.99 | 1.1 | V | _ | | | | IICS | Cold sparing leakage input current | -1 | _ | 1 | μA | Vcc=Vss=0V<br>Vin=0 to Vcc | | | | IOCS | Cold sparing leakage output current | -1 | _ | 1 | μA | Vcc=Vss=0V<br>Vout=0 to Vcc | | | | VCSth | Supply threshold of cold sparing buffers | _ | _ | 0.5 | V | IICS < 4 µA | | | | VOL | Low-level output voltage | _ | _ | 0.4V | V | IOL=2, 8, 16 mA | | | | VOH | High-level output voltage | VCC-0.4 | _ | _ | V | IOH=2, 8 ,16 mA | | | | IOS <sup>(*)</sup> | Output short-circuit current IOSN (nn=1) IOSP (nn=1) | _ | _ | 40<br>40 | mA<br>mA | Vout=Vcc<br>Vout=Vss | | | | Fmax | Maximum frequency, C <sub>load</sub> = 30 pF | _ | _ | 11<br>43<br>68 | MHz | nn = 1<br>nn = 4<br>nn = 8 | | | <sup>(\*)</sup> Supplied as a design limit but not guaranteed or tested. No more than one output may be shorted at a time for a maximum duration of 10 seconds. IOSmax = 140, 420 mA for nn = 4, 8 ## 8.7 PCI Characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |--------|-----------------------|-----|-----|-----|------|-----------------| | VCC | Buffer supply voltage | 3.0 | 3.3 | 3.6 | V | IOs | | continued | | | | | | | | | |--------------------|------------------------------------------|---------|-----|-----------|------|-----------------|--|--| | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | | | | VIH | High-level input voltage | 0.5 Vcc | - | Vcc + 0.3 | V | - | | | | VIL | Low-level input voltage | -0.3 | _ | 0.3 VCC | V | _ | | | | IOH | High-level current | 16 | 32 | _ | mA | VOH=Vcc - 0.4V | | | | IOL | Low-level current | 16 | 32 | _ | mA | VOL=0.4V | | | | IOS <sup>(*)</sup> | Output short current | _ | 112 | 184 | mA | VOH=0; VOL=Vcc | | | | VCSTH | Supply threshold of cold sparing buffers | _ | _ | 0.5 | V | IICS < 4 µA | | | <sup>(\*)</sup> Supplied as a design limit but not guaranteed or tested. No more than one output may be shorted at a time for a maximum duration of 10 seconds. ## 8.8 LVPECL Receiver Characteristics #### **DC Specifications** Applicable over recommended operating temperature and voltage ranges unless otherwise noted. | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |----------|----------------------------|-----|-----|-----|------|-----------------| | VCC | Buffer supply voltage | 3.0 | 3.3 | 3.6 | V | - | | VCC | Buffer supply voltage | 2.3 | 2.5 | 2.7 | V | - | | IIN | Input leakage | -10 | _ | 10 | μA | - | | ICCstat | Static consumption (ien=0) | _ | 2.5 | 4 | mA | VCC=3.3±0.3V | | ICCstdby | Static consumption (ien=1) | _ | _ | 10 | μA | VCC=3.3±0.3V | | ICCstat | Static consumption (ien=0) | _ | 1.5 | 2.3 | mA | VCC=2.5±0.2V | | ICCstdby | Static consumption (ien=1) | _ | _ | 5.8 | μA | VCC=2.5±0.2V | ## 8.9 LVDS Reference Characteristics #### **DC Specifications** Applicable over recommended operating temperature and voltage ranges unless otherwise noted. | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |----------|----------------------------|--------------|------|-----------|------|-----------------| | VCC | Buffer supply voltage | 3.0 | 3.3 | 3.6 | V | _ | | VCC | Buffer supply voltage | 2.3 | 2.5 | 2.7 | V | _ | | Vref | Input voltage | 1.25<br>- 5% | 1.25 | 1.25 + 5% | V | - | | Rpd | Pull-down resistance | 140 | 200 | 260 | kOhm | VIN=1.25V | | ICCstat | Static consumption (ien=0) | _ | 260 | 320 | μΑ | VCC=3.3±0.3V | | ICCstdby | Static consumption (ien=1) | _ | _ | 2 | μΑ | VCC=3.3±0.3V | | ICCstat | Static consumption (ien=0) | _ | 150 | 184 | μΑ | VCC=2.5±0.25V | | ICCstdby | Static consumption (ien=1) | _ | _ | 1.2 | μΑ | VCC=2.5±0.25V | ## 8.10 LVDS Transmitter Characteristics #### **DC Specifications** Applicable over recommended operating temperature and voltage ranges unless otherwise noted. | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |----------|-------------------------------|-------|------|-------|------|------------------------------------| | VCC | Buffer supply voltage | 3.0 | 3.3 | 3.6 | V | - | | VCC | Buffer supply voltage | 2.3 | 2.5 | 2.7 | V | - | | VOD* | Output differential voltage | 247 | 350 | 454 | mV | Rload = 100 ohms | | VOS* | Output offset voltage | 1.125 | 1.25 | 1.375 | V | Rload = 100 ohms | | DVOD * | Change in VOD | _ | _ | 50 | | Rload = 100 ohms | | IDVOCI* | Change in VOS - steady state | | | 50 | mV | Dland - 400 above | | DVOS * | Change in VOS - dynamic state | _ | _ | 150 | mV | Rload = 100 ohms | | 100* | | | 7 | 24 | mA | Drivers shortened to ground or VCC | | IOS* | Output short current | _ | 4.5 | 12 | mA | Drivers shortened together | | ICCstat | Static consumption (ien=0) | _ | 4 | 6 | mA | VCC=3.3±0.3V | | ICCstdby | Static consumption (ien=1) | _ | _ | 10 | μA | VCC=3.3±0.3V | | ICCstat | Static consumption (ien=0) | _ | 2.3 | 3.5 | mA | VCC=2.5±0.25V | | ICCstdby | Static consumption (ien=1) | _ | _ | 5.8 | μA | VCC=2.5±0.25V | | IOZ | High Impedance State Output | -1 | _ | 1 | μΑ | Vout=Vcc or Vss | **Note:** \*: Meet or exceed TIA/EIA-644-A standard. #### 8.11 LVDS Receiver Characteristics #### **DC Specifications** Applicable over recommended operating temperature and voltage ranges unless otherwise noted. | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |----------|----------------------------|------|-----|------|------|-----------------| | VCC | Buffer supply voltage | 3.0 | 3.3 | 3.6 | V | _ | | VCC | Buffer supply voltage | 2.3 | 2.5 | 2.7 | V | - | | VID* | Input differential voltage | 100 | _ | 600 | mV | _ | | VCM* | Common mode input voltage | 0.05 | _ | 2.35 | V | - | | IIN* | Input leakage | -10 | _ | 10 | μA | _ | | ICCstat | Static consumption (ien=0) | _ | 3.5 | 6 | mA | VCC=3.3±0.3V | | ICCstdby | Static consumption (ien=1) | _ | _ | 10 | μA | VCC=3.3±0.3V | | ICCstat | Static consumption (ien=0) | _ | 2 | 3.5 | mA | VCC=2.5±0.25V | | ICCstdby | Static consumption (ien=1) | _ | _ | 5.8 | μA | VCC=2.5±0.25V | Note: \*: Meet or exceed TIA/EIA-644-A standard. | 9. Support | |------------| |------------| Technical support is available by contacting aerospace@nto.atmel.com. # 10. Revision History Table 10-1. Revision History | Doc Rev. | Date | Comments | |-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | 03/2021 | Updated the following sections. Radiation Hardness. Absolute Maximum Ratings. Recommended Operating Conditions. LVDS Receiver Characteristics. | | В | 06/2020 | Main content updates: Introduction Overview Buffer Descriptions Analog Blocks Absolute Maximum Ratings 2.5V I/O DC Characteristics 3.3V I/O DC Characteristics 5V I/O DC Characteristics LVDS Transmitter Characteristics LVDS Receiver Characteristics | | A | 08/2018 | Main content updates: operating conditions, analog blocks, IO DC characteristics, radiation. Template update: Moved from Atmel to Microchip template. The datasheet is assigned a new document number (DS60001543) and revision letter is reset to A. ISBN number assigned. | | 44059 1.1 | 08/2016 | Details on LVDS High Speed LVDS Buffers 655 Mbps according to the TIA/EIA-644-A std. | | 44059 1.0 | 01/2015 | First issue. | # The Microchip Web Site Microchip provides online support via our web site at <a href="www.microchip.com/">www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # **Customer Change Notification Service** Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at <a href="www.microchip.com/">www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions. # **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: www.microchip.com/support # **Microchip Devices Code Protection Feature** Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. # **Legal Notice** Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2018, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. ISBN: 978-1-5224-7889-8 # **Quality Management System Certified by DNV** #### ISO/TS 16949 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # **Worldwide Sales and Service** | AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE | |---------------------------|-----------------------|-------------------------|-----------------------| | Corporate Office | Australia - Sydney | India - Bangalore | Austria - Wels | | 2355 West Chandler Blvd. | Tel: 61-2-9868-6733 | Tel: 91-80-3090-4444 | Tel: 43-7242-2244-39 | | Chandler, AZ 85224-6199 | China - Beijing | India - New Delhi | Fax: 43-7242-2244-393 | | Tel: 480-792-7200 | Tel: 86-10-8569-7000 | Tel: 91-11-4160-8631 | Denmark - Copenhagen | | Fax: 480-792-7277 | China - Chengdu | India - Pune | Tel: 45-4450-2828 | | Technical Support: | Tel: 86-28-8665-5511 | Tel: 91-20-4121-0141 | Fax: 45-4485-2829 | | http://www.microchip.com/ | China - Chongqing | Japan - Osaka | Finland - Espoo | | support | Tel: 86-23-8980-9588 | Tel: 81-6-6152-7160 | Tel: 358-9-4520-820 | | Web Address: | China - Dongguan | Japan - Tokyo | France - Paris | | www.microchip.com | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770 | Tel: 33-1-69-53-63-20 | | Atlanta | China - Guangzhou | Korea - Daegu | Fax: 33-1-69-30-90-79 | | Duluth, GA | Tel: 86-20-8755-8029 | Tel: 82-53-744-4301 | Germany - Garching | | Tel: 678-957-9614 | China - Hangzhou | Korea - Seoul | Tel: 49-8931-9700 | | Fax: 678-957-1455 | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200 | Germany - Haan | | Austin, TX | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400 | | Tel: 512-257-3370 | Tel: 852-2943-5100 | Tel: 60-3-7651-7906 | Germany - Heilbronn | | Boston | China - Nanjing | Malaysia - Penang | Tel: 49-7131-67-3636 | | Westborough, MA | Tel: 86-25-8473-2460 | Tel: 60-4-227-8870 | Germany - Karlsruhe | | Tel: 774-760-0087 | China - Qingdao | Philippines - Manila | Tel: 49-721-625370 | | Fax: 774-760-0088 | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065 | Germany - Munich | | Chicago | China - Shanghai | Singapore | Tel: 49-89-627-144-0 | | Itasca, IL | Tel: 86-21-3326-8000 | Tel: 65-6334-8870 | Fax: 49-89-627-144-44 | | Tel: 630-285-0071 | China - Shenyang | Taiwan - Hsin Chu | Germany - Rosenheim | | Fax: 630-285-0075 | Tel: 86-24-2334-2829 | Tel: 886-3-577-8366 | Tel: 49-8031-354-560 | | Dallas | China - Shenzhen | Taiwan - Kaohsiung | Israel - Ra'anana | | Addison, TX | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830 | Tel: 972-9-744-7705 | | Tel: 972-818-7423 | China - Suzhou | Taiwan - Taipei | Italy - Milan | | Fax: 972-818-2924 | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600 | Tel: 39-0331-742611 | | Detroit | China - Wuhan | Thailand - Bangkok | Fax: 39-0331-466781 | | Novi, MI | Tel: 86-27-5980-5300 | Tel: 66-2-694-1351 | Italy - Padova | | Tel: 248-848-4000 | China - Xian | Vietnam - Ho Chi Minh | Tel: 39-049-7625286 | | Houston, TX | Tel: 86-29-8833-7252 | Tel: 84-28-5448-2100 | Netherlands - Drunen | | Tel: 281-894-5983 | China - Xiamen | | Tel: 31-416-690399 | | Indianapolis | Tel: 86-592-2388138 | | Fax: 31-416-690340 | | Noblesville, IN | China - Zhuhai | | Norway - Trondheim | | Tel: 317-773-8323 | Tel: 86-756-3210040 | | Tel: 47-7289-7561 | | Fax: 317-773-5453 | | | Poland - Warsaw | | Tel: 317-536-2380 | | | Tel: 48-22-3325737 | | Los Angeles | | | Romania - Bucharest | | Mission Viejo, CA | | | Tel: 40-21-407-87-50 | | Tel: 949-462-9523 | | | Spain - Madrid | | Fax: 949-462-9608 | | | Tel: 34-91-708-08-90 | | Tel: 951-273-7800 | | | Fax: 34-91-708-08-91 | | Raleigh, NC | | | Sweden - Gothenberg | | Tel: 919-844-7510 | | | Tel: 46-31-704-60-40 | | New York, NY | | | Sweden - Stockholm | | Tel: 631-435-6000 | | | Tel: 46-8-5090-4654 | | San Jose, CA | | | UK - Wokingham | | Tel: 408-735-9110 | | | Tel: 44-118-921-5800 | | Tel: 408-436-4270 | | | Fax: 44-118-921-5820 | | Canada - Toronto | | | | | Tel: 905-695-1980 | | | | | Fax: 905-695-2078 | | | | DS60001543C-page 22 Datasheet © 2021 Microchip Technology Inc.