

# Low Spurious Multiclock Generator with XO AK8133

#### **Features**

- 27MHz Crystal Input or External Input
- Four Frequency-Selectable Clock Outputs
- One 27MHz-Reference Output
- Selectable Clock out Frequencies:
  - CLK1: 24.576,36.864MHz
  - CLK2: 4.096,8.192,11.2896,12.288,16.384 22.5792,24.576,49.152MHz
  - CLK3: 8.4672,12.288,16.9344,18.432 24.576,33.8688,36.864,73.728MHz
  - CLK4: 16.9344,33.8688MHz
- Built-in XO
- Low Jitter Performance
  - Period Jitter:

30 psec (Typ.) at CLK1-4

- Long Term Jitter:

60 psec (Typ.) at CLK1-4

Low Current Consumption:

18.0mA (Typ.) at 3.3V

Supply Voltage:

2.85V to 3.6V

Operating Temperature Range:

-40°C to +85°C

Package:

16-pin SSOP (Lead free)

## **Block Diagram**

#### **Description**

The AK8133 is a member of AKM's low power multi clock generator family designed for a high quality audio cock with high performance C/N. The AK8133 generates different frequency clocks from a 27MHz crystal oscillator or external 27MHz clock input. It provides them to up to four outputs configured by pin-setting. Both circuitries of XO and PLL in AK8133 are derived from AKM's long-term-experienced clock device technology, and enable clock output to perform low jitter and to operate with very low current consumption. The AK8133 is available in a 16-pin SSOP package.

#### **Applications**

- Personal Video Recorders
- Set-Top-Boxes
- Multi Media Receivers



AK8133 Multi Clock Generator



# **Pin Descriptions**



Package: 16-Pin SSOP(Top View)

| Pin<br>No. | Pin<br>Name | Pin<br>Type | Description                                                   |     |
|------------|-------------|-------------|---------------------------------------------------------------|-----|
| 4          | 1 XOUT OUT  |             | Crystal connection, Connect to 27.000MHz crystal              |     |
| 1          | XOUT        | 001         | Please open when an external clock input is used              |     |
| 2          | S0          | IN          | Clock Out Frequency select 0, See Table 2 for the selection   |     |
| 3          | S1          | IN          | Clock Out Frequency select 1, See Table 2 for the selection   | (1) |
| 4          | S2          | IN          | Clock Out Frequency select 2, See Table 2 for the selection   |     |
| 5          | VDD1        |             | Power Supply 1                                                |     |
| 6          | GND1        |             | Ground 1                                                      |     |
| 7          | CLK1        | OUT         | Clock output 1, See Table 1 for its selectable frequency      |     |
| 8          | CLK2        | OUT         | Clock output 2, See Table 2 for its selectable frequency      |     |
| 9          | REFOUT      | OUT         | Reference Clock Output of 27.000MHz Crystal or external clock |     |
| 10         | CLK3        | OUT         | Clock output 3, See Table 2 for its selectable frequency      |     |
| 11         | CLK4        | OUT         | Clock output 4, See Table 2 for its selectable frequency      |     |
| 12         | GND2        |             | Ground 2                                                      |     |
| 13         | VDD2        |             | Power Supply 2                                                |     |
| 14         | S3          | IN          | Clock Out Frequency select 1, See Table 1 for the selection   | (1) |
| 15         | VDD3        | I           | Power Supply 3                                                |     |
|            |             |             | Crystal connection, Connect to 27.000MHz crystal              |     |
| 16         | XIN         | IN          | Or external clock input (minimum 1Vpp input).                 |     |
| 10         | AIN         | IIN         | Input becomes binary after passing an internal HPF.           |     |
|            |             |             | Input Resistance is 37.5k-ohm.                                |     |

<sup>(1)</sup> Internal pull up  $360k\Omega$ 

# **Ordering Information**

| Part Number | Marking | Shipping<br>Packaging | Package     | Temperature<br>Range |
|-------------|---------|-----------------------|-------------|----------------------|
| AK8133V     | 8133V   | Tape and Reel         | 16-pin SSOP | -40 to 85 ℃          |
| AK8133E     | 8133E   | Tape and Reel         | 16-pin SSOP | -20 to 85 °C         |



#### **Absolute Maximum Rating**

Over operating free-air temperature range unless otherwise noted (1)

| Items                                    | Symbol          | Ratings            | Unit |
|------------------------------------------|-----------------|--------------------|------|
| Supply voltage                           | VDD             | -0.3 to 4.6        | V    |
| Input voltage                            | Vin             | VSS-0.3 to VDD+0.3 | V    |
| Input current (any pins except supplies) | I <sub>IN</sub> | ±10                | mA   |
| Storage temperature                      | Tstg            | -55 to 130         | °C   |

#### Note

(1) Stress beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rating conditions for extended periods may affect device reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

#### **ESD Sensitive Device**

This device is manufactured on a CMOS process, therefore, generically susceptible to damage by excessive static voltage. Failure to observe proper handling and installation procedures can cause damage. AKM recommends that this device is handled with appropriate precautions.

#### **Recommended Operation Conditions**

| Parameter               | Symbol | Conditions  | Min  | Тур | Max | Unit |
|-------------------------|--------|-------------|------|-----|-----|------|
| Operating temperature   | Ta1    | AK8133V     | -40  |     | 85  | °C   |
| Operating temperature   | Ta2    | AK8133E     | -20  |     | 85  | °C   |
| Supply voltage (1)      | VDD    |             | 2.85 | 3.3 | 3.6 | ٧    |
| Output Load Capacitance | Cp1    | Pin: CLK1-4 |      |     | 15  | pF   |
| Output Load Capacitance | Cp2    | Pin: REFOUT |      |     | 25  | рF   |

#### Note:

(1) Power to VDD1, VDD2 and VDD3 requires to be supplied from a single source. A decoupling capacitor of  $0.1\mu F$  for power supply line should be installed close to each VDD pin.



#### **DC Characteristics**

All specifications at VDD: over 2.85 to 3.6V, Ta=Ta1(AK8133V),Ta=Ta2(AK8133E)

| Parameter                   | Symbol           | Conditions                                        | MIN    | TYP  | MAX    | Unit |
|-----------------------------|------------------|---------------------------------------------------|--------|------|--------|------|
| High level input voltage    | V <sub>IH</sub>  | Pin: S0,S1,S2,S3                                  | 0.7VDD |      |        | ٧    |
| Low level input voltage     | V <sub>IL</sub>  | Pin: S0,S1,S2,S3                                  |        |      | 0.3VDD | ٧    |
| Input leak current 1        | I∟1              | Pin: S0,S1,S3                                     | -20    |      | +10    | μA   |
| Input leak current 2        | I <sub>L</sub> 2 | Pin: S2                                           | -10    |      | +10    | μA   |
| High Level output voltage   | V <sub>OH</sub>  | Pin: CLK1-4, REFOUT<br>I <sub>OH</sub> =-4mA      | 0.8VDD |      |        | >    |
| Low level output<br>Voltage | V <sub>OL</sub>  | Pin: CLK1-4, REFOUT<br>I <sub>OL</sub> =+4mA      |        |      | 0.2VDD | ٧    |
| Current consumption         | I <sub>DD</sub>  | No load<br>Clock out selection by note<br>Ta=25°C |        | 18.0 |        | mA   |

#### **AC Characteristics**

All specifications at VDD: over 2.85 to 3.6V, Ta=Ta1(AK8133V),Ta=Ta2(AK8133E) unless otherwise noted

| Parameter                       | Symbol            | Conditions                                                       | MIN  | TYP     | MAX  | Unit |
|---------------------------------|-------------------|------------------------------------------------------------------|------|---------|------|------|
| Crystal clock frequency         |                   | Pin: XIN, XOUT                                                   | 26.9 | 27.0000 | 27.1 | MHz  |
| External clock frequency        |                   | Pin: XIN <sup>(1)</sup>                                          | 26.9 | 27.0000 | 27.1 | MHz  |
| Period jitter (4)               |                   | Pin: CLK1-4 <sup>(2)</sup> , REFOUT <sup>(3)</sup>               |      | 30      |      | ps   |
| Long Term jitter <sup>(4)</sup> |                   | Pin: CLK1-4 <sup>(2)</sup> , REFOUT <sup>(3)</sup><br>1000cycles |      | 60      |      | ps   |
| Output Clock duty               |                   | Pin: CLK1-4 (2)                                                  | 45   | 50      | 55   | %    |
| Cycle                           |                   | Pin: REFOUT (3)                                                  | 40   | 50      | 60   | %    |
| Output clock rise time          | t <sub>rise</sub> | Pin: CLK1-4 (2), REFOUT (3)                                      |      | 2.5     |      | ns   |
| Output clock fall time          | t <sub>fall</sub> | Pin: CLK1-4 (2), REFOUT (3)                                      |      | 2.5     |      | ns   |
| Output Lock Time (4)            |                   | Pin: CLK1-4 <sup>(2)</sup>                                       |      | 5       |      | ms   |

- (1) Amplitude is 1Vpp or more.
- (2) Measured with load capacitance of 15pF
- (3) Measured with load capacitance of 25pF
- (4)  $1\sigma$  in 10000 sampling or more
- (5) The time that output reaches the target frequency within accuracy of  $\pm 0.1\%$  from the point that the power supply reaches VDD.



## **Output clock frequency selection**

The AK8133 generates a range of low-jitter and high-accuracy clock frequencies with two built-in PLLs and provides to up to four assigned outputs. A frequency selection at assigned output pin is configured by pin-setting of S0 (Pin2), S1 (Pin3), S2(Pin4) and S3 (Pin14). The selectable frequency is shown in Table 2 and Table 2.

| Selection Pin     | Output Frequency(MHz) |
|-------------------|-----------------------|
| <b>S3</b> (Pin14) | CLK1(Pin 7)           |
| L                 | 36.864                |
| Н                 | 24.576                |

**Table 1: CLK1 Clock output Frequency** 

| Sampling<br>Frequency | Se                | election Pi       | n                 | Clock Output Frequency (MHz)           |                                         |                         |  |
|-----------------------|-------------------|-------------------|-------------------|----------------------------------------|-----------------------------------------|-------------------------|--|
| (kHz)                 | <b>S2</b> (Pin 4) | <b>S1</b> (Pin 3) | <b>S0</b> (Pin 2) | <b>CLK2</b><br><b>256fs</b><br>(Pin 8) | <b>CLK3</b><br><b>384fs</b><br>(Pin 10) | <b>CLK4</b><br>(Pin 11) |  |
| 48.0                  | L                 | L                 | L                 | 12.288                                 | 18,432                                  | 33,8688                 |  |
| 44.1                  | L                 | L                 | Н                 | 11.2896                                | 16.9344                                 | 33.8688                 |  |
| 32.0                  | L                 | Н                 | L                 | 8.192                                  | 12.288                                  | 33.8688                 |  |
| 192.0                 | L                 | Н                 | Н                 | 49.152                                 | 73.728                                  | 33.8688                 |  |
| 88.2                  | Н                 | L                 | L                 | 22.5792                                | 33.8688                                 | 33.8688                 |  |
| 96.0                  | Н                 | L                 | Н                 | 24.576                                 | 36.864                                  | 33.8688                 |  |
| 64.0                  | Н                 | Н                 | L                 | 16.384                                 | 24.576                                  | 33.8688                 |  |
| 16.0/22.05            | Н                 | Н                 | Н                 | 4.096                                  | 8.4672                                  | 16.9344                 |  |

Table 2: CLK2-4 Clock output Frequency



## **Typical Connection Diagram**



A: Crystal connection



B: External clock input

**Figure 1: Typical Connection Diagram** 

 $\text{C1--3} \quad : 0.1 \mu\text{F}$ 

Cext1-2 : Depends on crystal characteristics. Refer the specification of the crystal. Sw0-3 : Open is "H" and tied to GND is "L" for S0,S1and S3, because these pins have internal pull up resister. For S2 tied VDD is "H" and tied GND is "L" .



#### **PCB Layout Consideration**

The AK8133 is a high-accuracy and low-jitter multi clock generator. For proper performances specified in this datasheet, careful PCB layout should be taken. The followings are layout guidelines based on the typical connection diagram shown in Figure 1

**Power supply line** – AK8133 has three power supply pins (VDD1-3) which deliver power to internal circuitry segments. A 0.1µF decoupling capacitor should be placed as close to each VDD pin as possible.

**Ground pin connection** – AK8133 has two ground pins (GND1-2). These pin require connecting to plane ground which will eliminate any common impedance with other critical switching signal return.  $0.1\mu F$  decoupling capacitors placed at VDD1, VDD2, and VDD3 should be grounded at close to the GND1pin, the GND2 pin, and the GND2, respectively.

**Crystal connection** – Proper oscillation performance are susceptible to stray or parasitic capacitors around crystal. The wiring traces to a crystal form X1 (Pin 1) and X2 (Pin 14) have equal lengths with no via and as short in length as possible. These traces should be also located away from any traces with switching signal.



# **Package Information**

#### Mechanical data



## • Marking



- a: #1 Pin Index
- b: Part number
  - "X" is "V" for AK8133V
  - "X" is "E" for AK8133E
- c: Date code (5 digits)
- d Product Family Logo (1)

## • RoHS Compliance



All integrated circuits form Asahi Kasei Microdevices Corporation (AKM) assembled in "lead-free" packages\* are fully compliant with RoHS.

(\*) RoHS compliant products from AKM are identified with "Pb free" letter indication on product label posted on the anti-shield bag and boxes.



This page is intentionally blank.



#### **IMPORTANT NOTICE**

- These products and their specifications are subject to change without notice.
   When you consider any use or application of these products, please make inquiries the sales office of Asahi Kasei Microdevices Corporation (AKM) or authorized distributors as to current status of the products.
- Descriptions of external circuits, application circuits, software and other related information contained in this document are provided only to illustrate the operation and application examples of the semiconductor products. You are fully responsible for the incorporation of these external circuits, application circuits, software and other related information in the design of your equipments. AKM assumes no responsibility for any losses incurred by you or third parties arising from the use of these information herein. AKM assumes no liability for infringement of any patent, intellectual property, or other rights in the application or use of such information contained herein.
- Any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials.
- AKM products are neither intended nor authorized for use as critical components<sub>Note1)</sub> in any safety, life support, or other hazard related device or system<sub>Note2)</sub>, and AKM assumes no responsibility for such use, except for the use approved with the express written consent by Representative Director of AKM. As used here:
  - Note1) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability.
  - Note2) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property.
- It is the responsibility of the buyer or distributor of AKM products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKM harmless from any and all claims arising from the use of said product in the absence of such notification.