**50 MHz Monolithic CMOS** Single 8-bit ### Distinguishing Features **Applications** - 50, 30 MHz Operation - ±1 LSB Differential Linearity Error - ±1 LSB Integral Linearity Error - RS-343A/RS-170-Compatible Output - TTL-Compatible Inputs - +5 V CMOS Monolithic Construction - 20-pin DIP Package - Typical Power Dissipation: 400 mW - **High-Resolution Color Graphics** - CAE/CAD/CAM - **Image Processing** - Video Reconstruction - Instrumentation ## **Functional Block Diagram** ±1 LSB over the full temperature range. # **VIDEODAC**™ **Product Description** The Bt106 is an 8-bit VIDEODAC designed specifically for high-performance, highresolution color graphics. Available control inputs include sync, blank, and reference white. The reference white input forces the analog output to the reference white level, regardless of the data An external 1.2 V voltage reference and a DataShe single resistor control the full-scale output current. The sync, blank, and reference white inputs are pipelined to maintain synchronization with the digital input data. The Bt106 generates RS-343A-compatible video signals into a doubly-terminated 75 $\Omega$ load, and RS-170-compatible video signals into a singly- terminated 75 $\Omega$ load, without requiring external buffering. Both the differential and integral linearity errors of the D/A converter are guaranteed to be a maximum of Brooktree Corporation • 9950 Barnes Canyon Rd. • San Diego, CA 92121-2790 (619) 452-7580 • (800) VIDEO IC • TLX: 383 596 • FAX: (619) 452-1249 L106001 Rev. H Brooktree® 6-31 www.DataSheet4U.com www.DataSheet4U.com ### **Circuit Description** Bt106 As illustrated in the functional block diagram, the Bt106 contains an 8-bit D/A converter, input registers, and a reference amplifier. On the rising edge of each clock cycle, as shown in Figure 1, 8 bits of data are latched into the device and presented to the 8-bit D/A converter. The REF WHITE input, latched on the rising edge of CLOCK, forces the inputs of the D/A converter to \$FF. Latched on the rising edge of CLOCK to maintain synchronization with the data, the SYNC\* and BLANK\* inputs add appropriately weighted currents to the analog output, producing the specific output levels required for video applications, as illustrated in Figure 2. Table 1 details how the SYNC\*, BLANK\*, and REF WHITE inputs modify the output level. Full-scale output current is set by an external resistor (RSET) between the FS ADJUST pin and AGND. RSET has a typical value of 542 $\Omega$ for generation of RS-343A video into a 37.5 $\Omega$ load. The VREF input requires an external 1.2 V (typical) reference. For maximum performance, the voltage reference should be temperature compensated and should provide a low-impedance output. **Brooktree** The D/A converter on the Bt106 uses a segmented architecture in which bit currents are routed to either the output or AGND by a sophisticated decoding scheme. This architecture eliminates the need for precision component ratios and greatly reduces the switching transients associated with turning current sources on or off. Monotonicity and low glitch are guaranteed by use of identical current sources and current steering their outputs. An on-chip operational amplifier stabilizes the fullscale output current against temperature and power supply variations. The analog output of the Bt106 can directly drive a 37.5 $\Omega$ load, such as a doubly terminated 75 $\Omega$ coaxial cable. Figure 1. Input/Output Timing. 6-32 SECTION 6 ataSheet4U.com www.DataSheet4U.com # **Brooktree**® ## **Circuit Description** (continued) *Note:* 75 $\Omega$ doubly-terminated load, RSET = 542 $\Omega$ , and VREF = 1.2 V. RS-343A levels and tolerances are assumed on all levels. Figure 2. Composite Video Output Waveform. DataSheet4U.com | Description | IOUT<br>(mA) | REF<br>WHITE | SYNC* | BLANK* | DAC<br>Input Data | |-------------|--------------|--------------|-------|--------|-------------------| | WHITE | 26.67 | 1 | 1 | 1 | \$xx | | WHITE | 26.67 | 0 | 1 | 1 | \$FF | | i i | | | | | | |--------------|-------------|---|---|---|------| | WHITE | 26.67 | 1 | 1 | 1 | \$xx | | WHITE | 26.67 | 0 | 1 | 1 | \$FF | | DATA | data + 9.05 | 0 | 1 | 1 | data | | DATA - SYNC | data + 1.44 | 0 | 0 | 1 | data | | BLACK | 9.05 | 0 | 1 | 1 | \$00 | | BLACK - SYNC | 1.44 | 0 | 0 | 1 | \$00 | | BLANK | 7.62 | x | 1 | 0 | \$xx | | SYNC | 0 | x | 0 | 0 | \$xx | | Į. | 1 | Ī | | | I | Note: Typical with full-scale IOUT = 26.67 mA. RSET = 542 $\Omega$ and VREF = 1.2 V. Table 1. Video Output Truth Table. VIDEODACS 6-33 www.DataSheet4U.com DataShe DataSheet4U.com # **Pin Descriptions** Bt106 **CLOCK** **IOUT** **AGND** VAA flection-induced jitter. terminated 75 $\Omega$ coaxial cable (Figure 3). Current output. prevent latchup. vent latchup. #### Description Pin Name Composite blank control input (TTL compatible). A logical zero drives the IOUT output **BLANK\*** to the blanking level, as specified in Table 1. BLANK\* is latched on the rising edge of CLOCK. When BLANK\* is a logical zero, the D0-D7 and REF WHITE inputs are ignored. Composite sync control input (TTL compatible). A logical zero on this input switches off SYNC\* a 40 IRE current source on the output (see Figure 2). SYNC\* does not override any other control or data input, as specified in Table 1; therefore, it should be asserted only during the blanking interval. SYNC\* is latched on the rising edge of CLOCK. Reference white control input (TTL compatible). A logical one on this input forces the **REF WHITE** output to the white level, regardless of the D0-D7 inputs. It is latched on the rising edge of CLOCK (see Table 1). Data inputs (TTL compatible). D0 is the least significant data bit. D0-D7 are latched on D0-D7 the rising edge of CLOCK. Coding is binary. Clock input (TTL compatible). The rising edge of CLOCK latches the D0-D7, SYNC\*, BLANK\*, and REF WHITE inputs. It is typically the pixel clock rate of the video system. It is recommended that the CLOCK input be driven by a dedicated TTL buffer to avoid re- Analog ground. All AGND pins must be connected together on the same PCB plane to Analog power. All VAA pins must be connected together on the same PCB plane to pre- This high-impedance current source can directly drive a doubly- et4U.com DataShe | | FSADJUST | Full-scale adjust control. A resistor (RSET) connected between this pin and AGND controls the magnitude of the full-scale video signal (Figure 2). The IRE relationships in Figure 2 are maintained, regardless of the full-scale output current. | |---|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | The relationship between RSET and the full-scale output current is: | | | | RSET ( $\Omega$ ) = 12,046 * VREF (V) / IOUT (mA) | | | | | | ٠ | | | 6-34 SECTION 6 DataSheet4U.com www.DataSheet4U.com # Brooktree\* # Pin Descriptions (continued) | Pin Name | Description | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | СОМР | Compensation pin. This pin provides compensation for the internal reference amplifier. A 0.1 µF ceramic capacitor in series with a resistor must be connected between this pin and the adjacent VAA pin (Figure 3). Connecting the capacitor to VAA rather than to AGND provides the highest possible power supply noise rejection. The COMP resistor and capacitor must be as close to the device as possible to keep lead lengths to an absolute minimum. | | VREF | Voltage reference input. An external voltage reference circuit, such as that shown in Figure 3, must supply this input with a 1.2 V (typical) reference. The Bt106 has an internal pullup resistor between VAA and VREF. As the value of this resistor may vary slightly because of process variations, the use of a resistor network to generate the reference is not recommended. A 0.1 µF ceramic capacitor must be used to decouple this input to AGND, as shown in Figure 3. The decoupling capacitor must be as close to the device as possible to keep lead lengths to an absolute minimum. | CLOCK 1 20 SYNC\* D7 🛮 2 19 📗 VAA D6 🛚 3 18 AGND D5 🛮 4 17 AGND Data Seet4U.16 NOUT D3 6 6 15 VAA D2 🛚 7 14 СОМР D1 8 D0 9 13 FS ADJUST 12 VREF REF WHITE | 10 11 BLANK\* et4U.com DataShe **VIDEODACS** 6-35 www.DataSheet4U.com ## **PC Board Layout Considerations** #### PC Board Considerations The layout should be optimized for lowest noise on the Bt106 power and ground planes by providing good decoupling. The trace length between groups of VAA and GND pins should be as short as possible to minimize inductive ringing. A well-designed power distribution network is critical to eliminating digital switching noise. The ground plane must provide a low-impedance return path for the digital circuits. A PC board with a minimum of four layers is recommended, with layers 1 (top) and 4 (bottom) for signals and layers 2 and 3 for power and ground. #### Component Placement Components should be placed as close as possible to the associated VIDEODAC pin. Whenever possible, components should be placed so traces can be connected point to point. The optimum layout enables the Bt106 to be located as close as possible to the power supply connector and the video output connector. #### **Ground Planes** For optimum performance, a common digital and analog ground plane is recommended. #### Power Planes et4U.com Separate digital and analog power planes are recommended. The digital power plane should provide power to all digital logic on the PC board, and the analog power plane should provide power to all Bt106 power pins, VREF circuitry, and COMP and VREF decoupling. There should be at least a 1/8-inch gap between the digital power plane and the analog power plane. The analog power plane should be connected to the digital power plane (VCC) at a single point through a ferrite bead, as illustrated in Figure 3. This bead should be located within 3 inches of the Bt106. The bead provides resistance to switching currents, acting as a resistance at high frequencies. A low-resistance bead should be used, such as Ferroxcube 5659065-3B, Fair-Rite 2743001111, or TDK BF45-4001. #### **Device Decoupling** For optimum performance, all capacitors should be located as close as possible to the device, and the shortest possible leads (consistent with reliable operation) should 6-36 SECTION 6 be used to reduce the lead inductance. Chip capacitors are recommended for minimum lead inductance. Radial lead ceramic capacitors may be substituted for chip capacitors and are better than axial lead capacitors for self-resonance. Values are chosen to have self-resonance above the pixel clock. #### **Power Supply Decoupling** The best power supply decoupling performance is obtained with a 0.1 $\mu$ F ceramic capacitor, decoupling each VAA pin to GND. The capacitors should be placed as close as possible to the device VAA and GND pins and connected with short, wide traces. The 10 $\mu F$ capacitor shown in Figure 3 is for low-frequency power supply ripple; the 0.1 $\mu F$ capacitors are for high-frequency power supply noise rejection. When a linear regulator is used, the power-up sequence must be verified to prevent latchup. A linear regulator is recommended to filter the analog power supply if the power supply noise is greater than or equal to 200 mV. This is especially important when a switching power supply is used, and the switching frequency is close to the raster scan frequency. About 10 percent of the power supply hum and ripple noise less than 1 MHz will couple onto the analog outputs. ### COMP Decoupling To optimize the settling time of the Bt106, a resistor may be added in series between the COMP capacitor and COMP pin. The series resistor damps inductive ringing on COMP, thus improving settling time. The value of the resistor is typically 15 $\Omega$ ; however, the exact value is dependent on the PC board layout, clock rate, etc., and should be optimized for minimal settling time. An incorrect resistor value will result in degraded output performance, such as excessive ringing of the analog outputs or increased settling time. The COMP pin and series resistor must also be decoupled to VAA, typically using a 0.1 µF ceramic capacitor. The COMP capacitor must be as close as physically possible to the COMP and VAA pins. A surface-mount ceramic chip capacitor is preferred for minimal lead inductance, which degrades the noise rejection of the circuit. Use of short, wide traces will also minimize lead inductance. To reduce low-frequency supply noise a larger COMP capacitor value may be required. www.DataSheet4U.com DataShe DataSheet4U.com DataShe Brooktree<sup>®</sup> Bt106 ### PC Board Layout Considerations (continued) #### VREF Decoupling A 0.1 $\mu$ F ceramic capacitor should be used to decouple this input to GND. #### Digital Signal Interconnect The digital inputs to the Bt106 should be isolated as much as possible from the analog outputs and other analog circuitry. Also, these input signals should not overlay the analog power plane or analog output signals. Most of the noise on the analog outputs will be caused by excessive edge rates (less than 3 ns), overshoot, undershoot, and ringing on the digital inputs. The digital edge rates should not be faster than necessary, as feedthrough noise is proportional to the digital edge rates. Lower-speed applications will benefit from using lower-speed logic (3–5 ns edge rates) to reduce data-related noise on the analog outputs. Transmission lines will mismatch if the lines do not match the source and destination impedance. This will degrade signal fidelity if the line length reflection time is greater than one fourth the signal edge time (refer to Brooktree Application Notes AN-11 and AN-12). Line termination or line-length reduction is the solution. For example, logic edge rates of 2 ns require line lengths of less than 4 inches without use of termination. Ringing may be reduced by damping the line with a series resistor (30–300 $\Omega$ ). The RS-select inputs and RD\*/WR\* lines must be verified for proper levels with no ringing, undershoot, or overshoot. Ringing on these lines can cause improper operation. Radiation of digital signals can also be picked up by the analog circuitry. This is prevented by reducing the digital edge rates (rise/fall time), minimizing ringing with damping resistors, and minimizing coupling through PC board capacitance by routing the digital signals at a 90 degree angle to any analog signals. The clock driver and all other digital devices must be adequately decoupled to prevent noise generated by the digital devices from coupling into the analog circuitry. #### Clock Interfacing The Bt106 requires a pixel clock with monotonic clock edges for proper operation. Impedance mismatch on the pixel clock line will induce reflections on the pixel clock, which may cause erratic operation. The Pixel Clock Pulse Width High Time and Pixel Clock Pulse Width Low Time minimum specifications (see the AC Characteristics section) must not be violated, or erratic operation can occur. The pixel clock line must be terminated to prevent impedance mismatch. A series termination of 33–68 $\Omega$ placed at the pixel clock driver may be used, or a parallel termination may be used at the pixel clock input to the VIDEODAC. A parallel termination of 220 $\Omega$ to VCC and 330 $\Omega$ to ground will provide a Thevenin equivalent of a 110 $\Omega$ termination, which is normally sufficient to absorb reflections. The series or parallel resistor values should be adjusted to provide the optimum clock signal fidelity. ### Analog Signal Interconnect The Bt106 should be located as close as possible to the output connectors to minimize noise pickup and reflections caused by impedance mismatch. The analog outputs are susceptible to crosstalk from digital lines; digital traces must not be routed under or adjacent to the analog output traces. To maximize the high-frequency power supply rejection, the video output signals should not overlay the analog power plane. For maximum performance, the analog video output impedance, cable impedance, and load impedance should be the same. The load resistor connection between the video outputs and GND should be as close as possible to the Bt106 to minimize reflections. Unused analog outputs should be connected to GND. Analog output video edges exceeding the CRT monitor bandwidth can be reflected, producing cablelength dependent ghosts. Simple pulse filters can reduce high-frequency energy, reducing EMI and noise. The filter impedance must match the line impedance. #### **Analog Output Protection** The Bt106 analog output should be protected against high-energy discharges, such as those from monitor arc-over or from hot-switching AC-coupled monitors. The diode protection circuit shown in Figure 3 can prevent latchup under severe discharge conditions without adversely degrading analog transition times. The 1N4148/9 parts are low-capacitance, fast-switching diodes, which are also available in multiple-device packages (FSA250X or FSA270X) or surface-mountable pairs (BAV99 or MMBD7001). VIDEODACS 6–37 ata Sheet 4 U.com www.Data Sheet 4 U.com Bt106 Brooktree® # PC Board Layout Considerations (continued) et4U.com DataShe | Location | Description | Vendor Part Number | |---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | C1-C5<br>C6<br>L1<br>R1<br>R2<br>RSET<br>Z1 | 0.1 μF ceramic capacitor 10 μF tantalum capacitor ferrite bead 75 Ω 1% metal film resistor 12 Ω 1% metal film resistor 542 Ω 1% metal film resistor 1.2 V voltage reference | Erie RPE112Z5U104M50V Mallory CSR13G106KM Fair-Rite 2743001111 Dale CMF-55C Dale CMF-55C Dale CMF-55C National Semiconductor LM385BZ-1.2 | *Note:* The vendor numbers above are listed only as a guide. Substitution of devices with similar characteristics will not affect the performance of the Bt106. Figure 3. Typical Connection Diagram and Parts List. #### 6-38 SECTION 6 DataSheet4U.com www.DataSheet4U.com Brooktree\* Bt106 ## **Application Information** #### RS-170 Video Generation For generation of RS-170-compatible video, it is recommended that a singly-terminated 75 $\Omega$ load be used with an RSET value of about 774 $\Omega$ . If the Bt106 is not driving a large capacitive load, there will be negligible difference in video quality between doubly-terminated 75 $\Omega$ and singly-terminated 75 $\Omega$ loads. If the user is driving a large capacitive load [i.e., if load RC > $1/(20 \text{ fc}\pi)$ (where fc = clock frequency)], it is recommended that an output buffer be used to drive a doubly-terminated 75 $\Omega$ load. #### **Color Applications** In color applications, sync information is typically required only on the green channel. Therefore, the SYNC\* inputs to the red and blue VIDEODACs may be logical zeros. If SYNC\* is always logical zeros, the relationship between RSET and the full-scale output current is: IOUT (mA) = $8,604 * VREF(V) / RSET(\Omega)$ ### Using Multiple Devices If they are close together on the same PC board, multiple Bt106 devices may be connected to a single analog power and ground plane. In addition, a single voltage reference may be used to drive multiple devices. Each Bt106 must still have its own RSET resistor, IOUT termination resistor (R1 in Figure 3), power supply bypass capacitors (C2 and C3 in Figure 3), and COMP resistor and capacitor (C4 and R2 in Figure 3). #### Nonvideo Applications The Bt106 may be used in nonvideo applications by disabling the video-specific control inputs. SYNC\* and REF WHITE should be logical zeros and BLANK\* should be a logical one. The relationship between RSET and the fullscale output current (Iout) in this configuration is as follows: RSET $(\Omega) = 7.958 * VREF (V) / IOUT (mA)$ With the data inputs at \$00, there is a DC offset current (Imin) defined as follows: Imin (mA) = 650 \* VREF (V) / RSET ( $\Omega$ ) Therefore, the total full-scale output current will be Iout + Imin. The REF WHITE input may optionally be used as a force-to-full-scale control. ### ESD and Latchup Considerations ET (Ω) Correct ESD-sensitive handling procedures are required to prevent device damage, which can produce symptoms of catastrophic failure or erratic DataSheet4U.cordevice behavior with somewhat leaky inputs. All logic inputs should be held low until power to the device has settled to the specified tolerance. DAC power decoupling networks with large time constants should be avoided. They could delay VAA power to the device. Ferrite beads must only be used for analog power VAA decoupling. Inductors cause a time constant delay that induces latchup. Latchup can be prevented by ensuring that all VAA pins are at the same potential and that the VAA supply voltage is applied before the signal pin voltages. The correct power-up sequence ensures that any signal pin voltage will never exceed the power supply voltage by more than +0.5 V. DataShe VIDEODACS 6-39 NataSheet4U.com www.DataSheet4U.com # **Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Units | |-------------------------------|--------|------|------|------|-------| | Power Supply | VAA | 4.75 | 5.00 | 5.25 | V | | Ambient Operating Temperature | TA | 0 | | . 70 | 96 | | Bt106KC30 | | 0 | | +70 | °C | | Bt106BC | | -25 | | +85 | °C | | Output Load | RL | | 37.5 | | Ω | | Reference Voltage | VREF | 1.14 | 1.20 | 1.26 | V | | FS ADJUST Resistor | RSET | | 542 | | Ω | | | | | | : | | | | | | | į | | ### **Absolute Maximum Ratings** | Parameter | Symbol | Min | Тур | Max | Units | |---------------------------------------------------------------------|-----------|-------------|------------|-----------|-------| | VAA (measured to AGND) | | | | 7.0 | V | | Voltage on Any Signal Pin (Note 1) | | AGND-0.5 | | VAA + 0.5 | v | | Analog Output Short Circuit Duration to Any Power Supply or Common | ISC DataS | Sheet4U.com | indefinite | | | | Ambient Operating Temperature | TA | <b>-</b> 55 | | +125 | °C | | Storage Temperature | TS | <b>–</b> 65 | | +150 | °C | | Junction Temperature | TJ | | | +175 | °C | | Soldering Temperature<br>(5 seconds, 1/4" from pin) | TSOL | | | 260 | °C | | | | | | | | | | | | | | | | | | | | | | | | | <u> </u> | | | | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 1: This device employs high-impedance CMOS devices on all signal pins. It should be handled as an ESD-sensitive device. Voltage on any signal pin that exceeds the power supply voltage by more than +0.5 V can induce destructive latchup. #### 6-40 SECTION 6 DataSheet4U.com www.DataSheet4U.com DataShe DataShe Bt106 # **DC Characteristics** | Parameter | Symbol | Min | Тур | Max | Units | |-------------------------------------------------------------|--------|----------|----------------|-----------|--------------| | Resolution | | 8 | 8 | 8 | Bits | | Accuracy | | | | | | | Integral Linearity Error | IL | | | ±1 | LSB | | Differential Linearity Error | DL | | | ±1 | LSB | | Gray-Scale Error | 1 | | | ±5 | % Gray Scale | | Monotonicity | | | guaranteed | | | | Coding | | | | | Binary | | Digital Inputs | | | <del>'</del> ' | | | | Input High Voltage | VIH | 2.0 | | VAA + 0.5 | V | | Input Low Voltage | VIL | AGND-0.5 | | 0.8 | V | | Input High Current (Vin = 2.4 V) | IIH | | | 1 | μA | | Input Low Current ( $Vin = 0.4 \text{ V}$ ) | IIL | | İ | -1 | μA | | Input Capacitance | CIN | ! | 10 | | pF | | (f = 1 MHz, Vin = 2.4 V) | | | | | | | Analog Output | | | - | | | | Gray Scale Current Range | | 15 | ļ | 20 | mA | | Output Current | | | | | | | White Level Relative to Blank | | 17.69 | 19.05 | 20.40 | mA | | White Level Relative to Black | | 16.74 | 17.62 | 18.50 | mA | | Black Level Relative to Blank | | 0.95 | 1.44 | 1.90 | mA | | Blank Level | | 6.29 | 7.62 | 8.96 | mA | | Sync Level | | 0 | 5 | 50 | μΑ | | LSB Size | | | 69.1 | | μΑ | | Output Compliance | VOC | -0.5 | | +1.4 | V | | Output Impedance | ROUThe | et4U.com | 10 | | kΩ | | Output Capacitance | COUT | | 30 | 1 | pF | | (f = 1 MHz, IOUT = 0 mA) | | | | | | | Power Supply Rejection Ratio<br>(COMP = 0.01 μF, f = 1 KHz) | PSRR | | 0.2 | 0.5 | % / % ΔVAA | Test conditions (unless otherwise specified): "Recommended Operating Conditions" with RSET = $542~\Omega$ and VREF = 1.200~V. As the above parameters are guaranteed over the full temperature range, temperature coefficients are not specified or required. Typical values are based on nominal temperature, i.e., room temperature, and nominal voltage, i.e., 5~V. **VIDEODACS** 6-41 www.DataSheet4U.com Brooktree<sup>®</sup> ## **AC Characteristics** | | | 50 MHz Devices | | 30 MHz Devices | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------|-----------------------|----------------|------------------|-----------------------|-----|----------------------------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Units | | Clock Rate | Fmax | | | 50 | | | 30 | MHz | | Data and Control Setup Time Data and Control Hold Time | TSU<br>TH | 8<br>2 | | | 8<br>2 | | | ns<br>ns | | Clock Cycle Time<br>Clock Pulse Width High Time<br>Clock Pulse Width Low Time | TCYC<br>TCLKH<br>TCLKL | 20<br>8<br>8 | | | 33.3<br>10<br>10 | | | ns<br>ns<br>ns | | Analog Output Delay Analog Output Rise/Fall Time Analog Output Settling Time (Note 1) Clock and Data Feedthrough (Note 1) Glitch Impulse (Note 1) | TDLY<br>TVRF<br>TS | | 25<br>20<br>-33<br>50 | 8 | | 25<br>25<br>-33<br>50 | 9 | ns<br>ns<br>ns<br>dB<br>pV - sec | | Differential Gain Error<br>Differential Phase Error | DG<br>DP | | 1.8<br>1.2 | | | 1.8<br>1.2 | | % Gray Scale<br>Degrees | | Pipeline Delay | | 1 | 1 | 1 | 1 | 1 | 1 | Clock | | VAA Supply Current (Note 2) | IAA | | 80 | 100 | | 60 | 75 | mA | Test conditions (unless otherwise specified): "Recommended Operating Conditions" with RSET = $542~\Omega$ and VREF = 1.200 V. TTL input values are 0-3 V with input rise/fall times $\le 4$ ns, measured between the 10-percent and 90-percent points. COMP resistor = $12~\Omega$ . Timing reference points at 50 percent for inputs and outputs. Analog output load $\le 10~\text{pF}$ . See timing notes in Figure 4. As the above parameters are guaranteed over the full temperature range, temperature coefficients are not specified or required. Typical values are based on nominal temperature, i.e., room temperature, and nominal voltage, i.e., 5~V. DataShe - Note 1: Clock and data feedthrough is a function of the number of edge rates, and the amount of overshoot and undershoot on the digital inputs. For this test, the digital inputs have a 1 k $\Omega$ resistor to the regular PCB ground plane and are driven by 74HC logic. Settling time does not include clock and data feedthrough. Glitch impulse includes clock and data feedthrough, and -3 dB test bandwidth = 2x clock rate. - Note 2: At Fmax. IAA (typ) at VAA = 5.0 V. IAA (max) at VAA = 5.25 V. 6-42 SECTION 6 DataSheet4U.com www.DataSheet4U.com DataShe # **Timing Waveforms** - Note 1: Output delay is measured from the 50-percent point of the rising edge of CLOCK to the 50-percent point of full-scale transition. - Note 2: Settling time is measured from the 50-percent point of full-scale transition to the output remaining within $\pm 1$ LSB. - Note 3: Output rise/fall time is measured between the 10-percent and 90-percent points of full-scale transition. Figure 4. Input/Output Timing. DataSheet4U.com et4U.com # **Ordering Information** | Model Number | Speed | Package | Ambient<br>Temperature<br>Range | |--------------|------------|-----------------------|---------------------------------| | Bt106BC | 50 MHz | 20-pin 0.3"<br>CERDIP | –25° to +85° C | | Bt106KC30 | 30 MHz | 20-pin 0.3"<br>CERDIP | 0° to +70° C | | Bt106EVM | Evaluation | Board for the Bt106 | | VIDEODACS 6-43 www.DataSheet4U.com DataSheet4U.com **Brooktree**® # Bt106 Device Circuit Data Equivalent Circuit of the Digital Inputs. #### Equivalent Circuit of the Reference Amplifier. Equivalent Circuit of the Current Output. #### 6-44 SECTION 6 DataSheet4U.com www.DataSheet4U.com