# SIEMENS # SAB 8288A Bus Controller for SAB 8086 Family Processors - Fully compatible with SAB 8288 - 40% Less Power Supply Current than Standard SAB 8288 - Bipolar Drive Capability - Provides Advanced Commands - Provides Wide Flexibility in System Configurations - 3-State Command Output Drivers - Configurable for Use with an I/O Bus - Facilitates Interface to One or Two Multi-Master Busses | Pin Configu | ration | | | Pin Names | <del></del> | |-------------|--------|-------|--------------------------|-----------------------------------------------|--------------------------------| | | | | | $\overline{S_{\emptyset}} - \overline{S_{2}}$ | Status | | | | | | CLK | Clock | | | | | | ALE | Adress Latch Enable | | | | | | DEN | Data Enable | | 100 H | | | 20 VCC | DT/R | Data Transmit/Receive | | IOB [ | 1 | | F 99 | AEN | Address Enable | | CLK [ | | | 19 🗆 🗟 | CEN | Command Enable | | ' 7 | 3 | | 18 \[ \overline{\S_2} \] | IOB | Input/Output Bus Mode | | DT/R ☐ | 4 | | 17 MCE/PDEN | AIOWC | Advanced I/O Write | | ALE 🔲 | 5 | SAB | 16 🔲 DEN | IOWC | I/O Write | | ĀĒN 🗀 | 6 | 8288A | 15 🗌 CEN | IORC | I/O Read | | MRDC _ | 7 | | 14 🔲 ĪNTA | AMWC | Advanced Memory Write | | AMWC [ | 8 | | 13 🔲 ĪŌRĈ | MWTC | Memory Write | | MWTC [ | 9 | | 12 AIOWC | MRDC | Memory Read | | GND 🗀 | 10 | | 11 🔲 <del>IOWC</del> | ĪNTA | Interrupt Acknowledge | | L | | | | MCE/PDEN | Master Cascade/Peripheral Data | | | | | | V <sub>cc</sub> | Power Supply (+5V) | | | | | | GND | Ground (0V) | SAB 8288A Bus Controller is a 20-pin bipolar component for use with medium-to-large SAB 80186, SAB 80188, SAB 8086 and SAB 8088 processing systems. The bus controller provides command and control timing generation as well as bipolar bus drive capability while optimizing system performance. A strapping option on the bus controller configures it for use with a multi-master system bus and separate I/O bus. This device is fabricated in a fast bipolar ASBC (Advanced Standard Buried Collector) process of Siemens. ## **Pin Definitions and Functions** | Symbol | Number | Input (I)<br>Output (O) | Function | |--------------------------------------------------------|--------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IOB | 1 | ŀ | INPUT/OUTPUT BUS MODE – When the IOB is strapped HIGH the SAB 8288A functions in the I/O Bus mode. When it is strapped LOW, the SAB 8288A functions in the System Bus mode. (See sections on I/O Bus and Systems Bus modes). | | CLK | 2 | 1 | CLOCK – This is a clock signal from the SAB 8284A or<br>SAB 8284B clock generator and serves to establish when<br>command and control signals are generated. | | $\overline{S_0}$ , $\overline{S_1}$ , $\overline{S_2}$ | 3, 18,<br>19 | ı | STATUS INPUT PINS – These pins are the status input pins from the SAB 80186, SAB 80188, SAB 8086 or SAB 8088 processors. The SAB 8288A decodes these inputs to generate command and control signals at the appropriate time. When these pins are not in use (passive) they are all HIGH. (See chart under Functional Description). | | Symbol | Number | Input (I)<br>Output (O) | Function | | |--------|--------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | DT/R | 4 | 0 | DATA TRANSMIT/RECEIVE – This signal establishes the direction of data flow through the transceivers. A HIGH on this line indicates Transmit (write to I/O or memory) and a LOW indicates Receive (Read). | | | ALE | 5 | 0 | ADDRESS LATCH ENABLE – This signal serves to strobe an address into the address latches. This signal is active HIGH and latching occurs on the falling (HIGH to LOW) transition. ALE is intended for use with transparent D type latches. | | | AEŃ | 6 | | ADDRESS ENABLE – ĀĒŇ enables command output the SAB 8288A Bus Controller at least 105 ns after it becomes active (LOW). ĀĒŇ going inactive immedia 3-states the command output drivers. ĀĒŇ does not the I/O command lines if the SAB 8288A is in the I/O mode (IOB tied HIGH). | | | MRDC | 7 | О | MEMORY READ COMMAND – This command line instructs the memory to drive its data onto the data I This signal is active LOW. | | | AMWC | 8 | 0 | ADVANCED MEMORY WRITE COMMAND – The AMWC issues a memory write command earlier in the machine cycle to give memory devices an early indication of a write instruction. Its timing is the same as a read command signal. AMWC is active LOW. | | | MWTC | 9 | 0 | MEMORY WRITE COMMAND – This command line instructs the memory to record the data present on t data bus. This signal is active LOW. | | | IÖWC | 11 | 0 | I/O WRITE COMMAND – This command line instructs I/O device to read the data on the data bus. This signal active LOW. | | | AIOWC | 12 | 0 | ADVANCED I/O WRITE COMMAND – The AlÓWC iss an I/O Write Command earlier in the machine cycle to I/O devices an early indication of a write instruction. Its timing is the same as a read command signal. AlOWC is active LOW. | | | IORC | 13 | 0 | I/O READ COMMAND – This command line instructs an I/O device to drive its data onto the data bus. This signal is active LOW. | | | IÑŤA | 14 | 0 | INTERRUPT ACKNOWLEDGE – This command line tells an interrupting device that its interrupt has been acknowledged and that it should drive vectoring information onto the data bus. This signal is active LOW. | | | CEN | 15 | I | COMMAND ENABLE – When this signal is LOW all SAB 8288A command outputs and the DEN and PDEN control outputs are forced to their inactive state. When this signal is HIGH, these same outputs are enabled. | | | DEN | 16 | 0 | DATA ENABLE – This signal serves to enable data transceivers onto either the local or system data bus. This signal is active HIGH. | | #### Pin Definitions and Functions (continued) | Symbol | Number | Input (I)<br>Output (O) | Function | |-----------------|--------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MCE/PDEÑ | 17 | 0 | This is a dual function pin: MCE (IOB is tied LOW) – Master Cascade Enable occurs during an interrupt sequence and serves to read a Cascade. Address from a master PIC (Priority Interrupt Controller) onto the data bus. The MCE signal is active HIGH. | | | | , | PDEN (IOB is tied HIGH) – <b>Peripheral Data Enable</b> enables the data bus transceiver for the I/O bus during I/O instructions. It performs the same function for the I/O bus that DEN performs for the system bus. PDEN is active LOW. | | V <sub>CC</sub> | 20 | _ | Power Supply (+5V) | | GND | 10 | _ | Ground (0V) | #### **Functional Description** The command logic decodes the three SAB 80186, SAB 80188, SAB 8086 or SAB 8088 CPU status lines $(\overline{S_0}, \overline{S_1}, \overline{S_2})$ to determine what command is to be issued. This chart shows the meaning of each status "word". | Ŝ2 | <del>\$</del> 1 | δö | Processor State | SAB 8288A Command | |----|-----------------|----|-----------------------|-------------------| | 0 | 0 | 0 | Interrupt Acknowledge | INTĀ | | 0 | 0 | 1 | Read I/O Port | IORC | | 0 | 1 | 0 | Write I/O Port | IOWC, AIOWC | | 0 | 1 | 1 | Halt | None | | 1 | 0 | Ø | Code Access | MRDC | | 1 | 0 | 1 | Read Memory | MRDC | | 1 | 1 | 0 | Write Memory | MWTC, AMWC | | 1 | 1 | 1 | Passive | None | The command is issued in one of two ways dependent on the mode of the SAB 8288A Bus Controller. I/O Bus Mode — The SAB 8288A is in the I/O Bus mode if the IOB pin is strapped HIGH. In the I/O Bus mode all I/O command lines (IORC, IOWC, AIOWC, INTA) are always enabled (i.e., not dependent on AEN). When an I/O command is initiated by the processor, the SAB 8288A immediately activates the command lines using PDEN and DT/R to control the I/O bus transceiver. The I/O command lines should not be used to control the system bus in this configuration because no arbitration is present. This mode allows one SAB 8288A Bus Controller to handle two external busses. No waiting is involved when the CPU wants to gain access to the I/O bus. Normal memory access requires a "Bus Ready" signal (AEN LOW) before it will proceed. It is advantageous to use the IOB mode if I/O or peripherals dedicated to one processor exist in a multi-processor system. System Bus Mode – The SAB 8288A is in the System Bus mode if the IOB pin is strapped LOW. In this mode no command is issued until 115 ns after the ĀĒÑ Line is activated (LOW). This mode assumes bus arbitration logic will inform the bus controller (on the ĀĒÑ line) when the bus is free for use. Both memory and I/O commands wait for bus arbitration. This mode is used when only one bus exists. Here, both I/O and memory are shared by more than one processor. ## **Command Outputs** The advanced write commands are made available to initiate write procedures early in the machine cycle. This signal can be used to prevent the processor from entering an unnecessary wait state. The command output are: MRDC – Memory Read Command MWTC – Memory Write Command IORC – I/O Read Command IOWC – I/O Write Command AMWC - Advanced Memory Write Command Alowc – Advanced I/O Write Command INTA - Interrupt Acknowledge INTA (Interrupt Acknowledge) acts as an I/O read during an interrupt cycle. Its purpose is to inform an interrupting device that its interrupt is being acknowledged and that it should place vectoring information onto the data bus. #### **Control Outputs** The control outputs of the SAB 8288A are Data Enable (DEN), Data Transmit/Receive (DT/ $\overline{R}$ ) and Master Cascade Enable/Peripheral Data Enable (MCE/ $\overline{PDEN}$ ). The DEN signal determines when the external bus should be enable onto the local bus and the DT/ $\overline{R}$ determines the direction of data transfer. These two signals usually go to the chip select and direction pins of a transceiver. The MCE/PDEN pin changes function with the two modes of the SAB 8288A. When the SAB 8288A is in the IOB mode (IOB HIGH) the PDEN signal serves as a dedicated data enable signal for the I/O or Peripheral System bus. ## Interrupt Acknowledge and MCE The MCE signal is used during an interrupt acknowledge cycle if the SAB 8288A is in the System Bus mode (IOB LOW). During any interrupt sequence there are two interrupt acknowledge cycle no data or address transfers take place. Logic should be provided to mask off MCE during this cycle. Just before the second cycle begins the MCE signal gates a master Priority Interrupt Controller's (PIC) cascade address onto the processor's local bus where ALE (Address Latch Enable) strobes it into the address latches. On the leading edge of the second interrupt cycle the addressed slave PIC gates an interrupt vector onto the system data bus where it is read by the processor. If the system contains only one PIC, the MCE signal is not used. In this case the second Interrupt Acknowledge signal gates the interrupt vector onto the processor bus. #### Address Latch Enable and Halt Address Latch Enable (ALE) occurs during each machine cycle and serves to strobe the current address into the address latches. ALE also serves to strobe the status ( $\hat{S}_0$ , $S_1$ , $S_2$ ) into a latch for halt state decoding. #### **Command Enable** The Command Enable (CEN) input acts as a command qualifier for the SAB 8288A. If the CEN pin is high the SAB 8288A functions normally. If the CEN pin is pulled LOW, all command lines are held in their inactive state (not 3-state). This feature can be used to implement memory partitioning and to eliminate address conflicts between system bus devices and resident bus devices. #### **SAB 8288A** ## Absolute Maximum Ratings 1) Temperature Under Bias 0 to + 70 C-65 to + 150 CStorage Temperature $-\,0.5$ to + 7 V All Output and Supply Voltages -1.0 to +5.5 V All input Voltages 1 W **Power Dissipation** #### **D.C. Characteristics** $T_A = 0$ to 70 C; $V_{CC} = +5V + 10\%$ | Symbol | | Limi | t Values | Limita | Test Conditions | | |------------------|-----------------------------------------------------------|------------|------------|---------|----------------------------------------------------|--| | | Parameter | Min. | Max. | - Units | | | | V <sub>C</sub> | Input Clamp Voltage | | - 1 | V | I <sub>C</sub> = -5 mA | | | I <sub>CC</sub> | Power Supply Current | | 140 | mA | All outputs open | | | 1 <sub>F</sub> | Forward Input Current | 0.7 | | | $V_F = 0.45 \mathrm{V}$ | | | I <sub>R</sub> | Reserve Input Current | | 50 | μA | $V_{R} = V_{CC}$ | | | V <sub>OL</sub> | Output Low Voltage<br>Command Outputs<br>Control Outputs | | 0.5<br>0.5 | | I <sub>OL</sub> = 32 mA<br>I <sub>OL</sub> = 16 mA | | | V <sub>OH</sub> | Output High Voltage<br>Command Outputs<br>Control Outputs | 2.4<br>2.4 | - | v | I <sub>OH</sub> = -5 mA<br>I <sub>OH</sub> = -1 mA | | | | Input Low Voltage | - | 0.8 | | _ | | | V <sub>IH</sub> | Input High Voltage | 2.0 | | | | | | I <sub>OFF</sub> | Output Off Current | - | 100 | μA | $V_{\rm OFF} = 0.4 \text{ to } 5.25 \text{ V}$ | | #### A.C. Characteristics $T_A = 0$ to 70 C; $V_{CC} = +5V + 10\%$ #### **Timing Requirements** | Symbol | | Limi | t Values | 11-:4- | Tank Canditions | | |-------------------|----------------------------|-----------|----------|--------|-------------------|--| | | Parameter | Min. Max. | | Units | Test Conditions | | | tcici | CLK Cycle Period | 100 | | ns | | | | t <sub>CLCH</sub> | CLK Low Time | 50 | | | | | | Снег | CLK High Time | 30 | | | | | | SVCH | Status Active Setup Time | 35 | | | _ | | | снѕу | Status Active Hold Time | 10 | | | | | | SHCL | Status Inactive Setup Time | 35 | | | | | | сьян | Status Inactive Hold Time | 10 | | | | | | t <sub>ILIH</sub> | Input, Rise Time | | 20 | | From 0.8V to 2.0V | | | Інц | Input, Fall Time | | 12 | | From 2.0V to 0.8V | | <sup>1)</sup> Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Timing Responses** | Symbol | | Limit Values | | l Imites | Test Conditions | | | |-------------------------------------|------------------------------------|--------------|-------|----------|-----------------|-------------------------------------------------------------------------------------------------------|--| | Symbol | Parameter | Min. | Max. | Units | rest Cond | rest conditions | | | t <sub>CVNV</sub> | Control Active Delay | 5 | 45 | | | | | | t <sub>CVNX</sub> | Control Inactive Delay | 10 | ] | | | | | | $t_{\text{CLLH}}, t_{\text{CLMCH}}$ | ALE MCE Active Delay (from CLK) | | 20 | | | | | | $t_{\text{SVLH}}, t_{\text{SVMCH}}$ | ALE MCE Active Delay (from Status) | | | | | | | | $t_{CHLL}$ | AlE Inactive Delay | 4 | 15 | | MRDC<br>IORC | | | | t <sub>CLML</sub> | Command Active Delay | 10 | 35 | ns | MWTC IOWC | $I_{OL} = 32 \text{ mA}$<br>$I_{OH} = -5 \text{ mA}$ | | | t <sub>CLMH</sub> | Command Inactive Delay | | | | INTĀ | $C_{\rm L} = 300 \rm pF$ | | | $t_{CHDTL}$ | Direction Control Active Delay | | 50 | | AMWC | | | | $t_{CHDTH}$ | Direction Control Inactive Delay | ]_ | 30 | | , | | | | t <sub>AELCH</sub> | Command Enable Time | | 40 | | Other | $\begin{cases} I_{OL} = 16 \text{ mA} \\ I_{OH} = -1 \text{ mA} \\ C_{L} = 80 \text{ pF} \end{cases}$ | | | t <sub>AEHCZ</sub> | Command Disable Time | | | | | $C_L = 80 \mathrm{pF}$ | | | t <sub>AELCV</sub> | Enable Delay Time | 115 | 200 | | | | | | t <sub>AEVNV</sub> | AEN to DEN | | 20 | | | | | | $t_{\sf CEVNV}$ | CEN to DEN, PDEN | | 25 | | | | | | t <sub>CELRH</sub> | CEN to Command | ] – | tclme | | | | | | t <sub>OLOH</sub> | Output, Rise Time | | 20 | | From 0.8 | / to 2.0V | | | t <sub>OHOL</sub> | Output, Fall Time | | 12 | | From 2.0 | / to 0.8V | | ## A.C. Testing Input, Output Waveform A.C. Testing Inputs are driven at 2.4V for a logic "1" and 0.45V for a logic "0". The clock is driven at 4.3V and 0.25V timing measurements are made at 1.5V for both a logic "1" and "0" ### **Waveforms** - 1) Address/Data Bus is shown only for reference purposes - 2) Leading edge of ALE and MCE is determined by the falling edge of CLK or status going active, - whichever occurs last. - 3) All timing measurements are made at 1.5V unless specified otherwise. ## **Ordering Information** | Туре | Description | Ordering code | |-------------|--------------------------|---------------| | SAB 8288A-P | Bus Controller (plastic) | Q 67020-Y 155 |