











SLVS569F - JANUARY 2005 - REVISED AUGUST 2015

LM2575

# LM2575 1-A Simple Step-Down Switching Voltage Regulator

#### **Features**

- Adjustable With a Range of 1.23 V to 37 V and ±4% Regulation (Max) Over Line, Load, and Temperature Conditions
- Specified 1-A Output Current
- Wide Input Voltage Range 4.75 V to 40 V
- Uses Readily Available Standard Inductors
- 52-kHz (Typical) Fixed-Frequency Internal Oscillator
- TTL Shutdown Capability With 50-µA (Typical) Standby Current
- High Efficiency...as High as 88% (Typical)
- Thermal Shutdown and Current-Limit Protection With Cycle-by-Cycle Current Limiting
- For the Full Offering of Voltages (Including Fixed-Output Options) and Packages (Including TO-263), See TL2575 Data Sheet, SLVS638

## 2 Applications

- Simple High-Efficiency Step-Down (Buck) Regulator
- Pre-Regulator for Linear Regulators
- On-Card Switching Regulators
- Positive-to-Negative Converter (Buck-Boost)

## 3 Description

The LM2575 device greatly simplifies the design of switching power supplies by conveniently providing all the active functions needed for a step-down (buck) switching regulator in an integrated circuit. Accepting a wide input voltage range and available in an adjustable output version, the LM2575 has an integrated switch capable of delivering 1 A of load current, with excellent line and load regulation. The device also offers internal frequency compensation, a fixed-frequency oscillator, cycle-by-cycle current limiting, and thermal shutdown. In addition, a manual shutdown is available through an external ON/OFF pin.

The LM2575 represents a superior alternative to popular three-terminal linear regulators. Due to its high efficiency, it significantly reduces the size of the heat sink and, in many cases, no heat sink is required. Optimized for use with standard series of inductors available from several different manufacturers, the LM2575 greatly simplifies the design of switch-mode power supplies by requiring a minimal addition of only four to six external components for operation.

The LM2575 is characterized for operation over the virtual junction temperature range of -40°C to 125°C.

## Device Information<sup>(1)</sup>

| PART NUMBER |         | PACKAGE   | BODY SIZE (NOM)    |  |
|-------------|---------|-----------|--------------------|--|
|             | LM2575N | PDIP (16) | 19.30 mm × 6.35 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic





## **Table of Contents**

| 1 | Features 1                           |    | 7.3 Feature Description                          |    |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 7.4 Device Functional Modes                      |    |
| 3 | Description 1                        | 8  | Application and Implementation                   | (  |
| 4 | Revision History                     |    | 8.1 Application Information                      |    |
| 5 | Pin Configuration and Functions      |    | 8.2 Typical Application                          | 9  |
| 6 | Specifications                       | 9  | Power Supply Recommendations                     | 14 |
| U | 6.1 Absolute Maximum Ratings         | 10 | Layout                                           | 18 |
|   | 6.2 ESD Ratings 4                    |    | 10.1 Layout Guidelines                           | 1  |
|   | 6.3 Recommended Operating Conditions |    | 10.2 Layout Example                              | 1  |
|   | 6.4 Thermal Information              | 11 | Device and Documentation Support                 | 16 |
|   | 6.5 Electrical Characteristics       |    | 11.1 Community Resources                         | 16 |
|   | 6.6 Typical Characteristics5         |    | 11.2 Trademarks                                  | 16 |
| 7 | Detailed Description 7               |    | 11.3 Electrostatic Discharge Caution             |    |
|   | 7.1 Overview                         |    | 11.4 Glossary                                    | 16 |
|   | 7.2 Functional Block Diagram 7       | 12 | Mechanical, Packaging, and Orderable Information | 10 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision E (January 2006) to Revision F

Page

ESD Rating table, Feature Description section, Device Functional Modes, Application and Implementation section,
 Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
 Mechanical, Packaging, and Orderable Information section.

Submit Documentation Feedback Copyright © 2005



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN      |     | 1/0      | DESCRIPTION                                                                                               |  |  |
|----------|-----|----------|-----------------------------------------------------------------------------------------------------------|--|--|
| NAME     | NO. | 1/0      | DESCRIPTION                                                                                               |  |  |
| FEEDBACK | 7   | I        | Output voltage sense                                                                                      |  |  |
|          | 5   |          |                                                                                                           |  |  |
| GND      | 12  | _        | Ground pins, all pins must be connect to ground.                                                          |  |  |
|          | 13  |          |                                                                                                           |  |  |
| ON/OFF   | 9   | I        | Active low enable                                                                                         |  |  |
| OUTPUT   | 3   | 0        | Switch output                                                                                             |  |  |
| VIN      | 16  | I        | Input voltage supply pin                                                                                  |  |  |
|          | 1   |          |                                                                                                           |  |  |
|          | 2   |          |                                                                                                           |  |  |
|          | 4   |          |                                                                                                           |  |  |
|          | 6   |          |                                                                                                           |  |  |
| NC       | 8   | <b> </b> | Not connected internally, pins can be connected to circuit ground plane for improved thermal performance. |  |  |
|          | 10  |          | portormanos.                                                                                              |  |  |
|          | 11  |          |                                                                                                           |  |  |
|          | 14  | 1        |                                                                                                           |  |  |
|          | 15  |          |                                                                                                           |  |  |

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                      | MIN  | MAX      | UNIT |
|------------------|--------------------------------------|------|----------|------|
| V <sub>IN</sub>  | Supply voltage                       | -0.3 | 42       | V    |
|                  | ON/OFF pin input voltage             | -0.3 | $V_{IN}$ | V    |
|                  | Output voltage to GND (steady-state) |      | -1       | V    |
| $T_{J}$          | Maximum junction temperature         |      | 150      | °C   |
| T <sub>stg</sub> | Storage temperature                  | -65  | 150      | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



## 6.2 ESD Ratings

|                    |                            |                                                                               | VALUE | UNIT |
|--------------------|----------------------------|-------------------------------------------------------------------------------|-------|------|
|                    | Floatrootatio              | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|          |                                        | MIN  | MAX | UNIT |
|----------|----------------------------------------|------|-----|------|
| $V_{IN}$ | Supply voltage                         | 4.75 | 40  | V    |
| $T_{J}$  | Operating virtual junction temperature | -40  | 125 | ô    |

#### 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>             | LM2575<br>N (PDIP) | UNIT |
|-----------------------|-------------------------------------------|--------------------|------|
|                       |                                           | 16 PINS            |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance    | 67                 | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 51                 | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

I<sub>LOAD</sub> = 200 mA, V<sub>IN</sub> = 12 V (unless otherwise noted) (see Figure 16)

|                      | PARAMETER                             | TEST CONDITIONS                                                                               | TJ         | MIN   | TYP  | MAX   | UNIT       |
|----------------------|---------------------------------------|-----------------------------------------------------------------------------------------------|------------|-------|------|-------|------------|
|                      |                                       | V <sub>OUT</sub> = 5 V, I <sub>LOAD</sub> = 0.2 A                                             | 25°C       | 1.217 | 1.23 | 1.243 |            |
| $V_{\text{OUT}}$     | Feedback voltage                      | $8 \text{ V} \le \text{V}_{\text{IN}} \le 40 \text{ V}, \text{V}_{\text{OUT}} = 5 \text{ V},$ | 25°C       | 1.193 | 1.23 | 1.267 | V          |
|                      |                                       | 0.2 A ≤ I <sub>LOAD</sub> ≤ 1 A                                                               | Full range | 1.18  |      | 1.28  |            |
| η                    | Efficiency                            | $V_{IN} = 12 \text{ V}, V_{OUT} = 5 \text{ V}, I_{LOAD} = 1 \text{ A}$                        | 25°C       |       | 77%  |       |            |
|                      | I <sub>IB</sub> Feedback bias current | V 5.V                                                                                         | 25°C       |       | 50   | 100   | <b>~</b> ^ |
| IВ                   |                                       | Feedback bias current $V_{OUT} = 5 \text{ V}$                                                 | Full range |       |      | 500   | nA         |
| f <sub>o</sub> C     | Oscillator frequency <sup>(1)</sup>   | 25°C                                                                                          | 47         | 52    | 58   | 1.1.1 |            |
|                      |                                       |                                                                                               | Full range | 42    |      | 63    | kHz        |
| V Cotunation valtage | Saturation voltage                    | 1 – 1 Λ(2)                                                                                    | 25°C       |       | 0.9  | 1.2   | V          |
| $V_{SAT}$            | Saturation voltage                    | $I_{OUT} = 1 A^{(2)}$                                                                         | Full range |       |      | 1.4   | V          |
|                      | Maximum duty cycle (3)                |                                                                                               | 25°C       | 93%   | 98%  |       |            |
|                      | Peak current <sup>(1)</sup> (2)       |                                                                                               | 25°C       | 1.7   | 2.8  | 3.6   | Α          |
| I <sub>CL</sub>      | Peak current 7 17                     |                                                                                               | Full range | 1.3   |      | 4     | А          |
|                      | Output lookage gurrent                | V <sub>IN</sub> = 40 <sup>(4)</sup> , Output = 0 V                                            | 25°C       |       |      | 2     | A          |
| IL.                  | Output leakage current                | $V_{IN} = 40^{(4)}$ , Output = -1 V                                                           | 25°C       |       | 7.5  | 30    | mA         |
| IQ                   | Quiescent current <sup>(4)</sup>      |                                                                                               | 25°C       |       | 5    | 10    | mA         |
| I <sub>STBY</sub>    | Standby quiescent current             | OFF (ON/OFF pin = 5 V)                                                                        | 25°C       |       | 50   | 200   | μΑ         |

<sup>(1)</sup> In the event of an output short or an overload condition, self-protection features lower the oscillator frequency to ~18 kHz and the minimum duty cycle from 5% to ~2%. The resulting output voltage drops to ~40% of its nominal value, causing the average power dissipated by the IC to lower.

Output is not connected to diode, inductor, or capacitor. Output is sourcing current.

<sup>(3)</sup> Feedback is disconnected from output and connected to 0 V.

<sup>(4)</sup> To force the output transistor off, FEEDBACK is disconnected from output and connected to 12 V.



## **Electrical Characteristics (continued)**

 $I_{LOAD}$  = 200 mA,  $V_{IN}$  = 12 V (unless otherwise noted) (see Figure 16)

|                 | PARAMETER                 | TEST CONDITIONS                                    | TJ         | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------|----------------------------------------------------|------------|-----|-----|-----|------|
| V               |                           | OFF ()/ - 0.1/)                                    | 25°C       | 2.2 | 1.4 |     |      |
| V <sub>IH</sub> | ON/OFF logic input level  | OFF (V <sub>OUT</sub> = 0 V)                       | Full range | 2.4 |     |     | V    |
| V               |                           |                                                    | 25°C       |     | 1.2 | 1   | V    |
| V <sub>IL</sub> |                           | ON (V <sub>OUT</sub> = nominal voltage)            | Full range |     |     | 0.8 |      |
| I <sub>IH</sub> | ( )NI/( )EE input current | OFF (ON/OFF pin = 5 V)                             | 25°C       |     | 12  | 30  |      |
| $I_{\rm IL}$    |                           | ON $(\overline{ON}/OFF \text{ pin} = 0 \text{ V})$ | 25 0       |     | 0   | 10  | μΑ   |

# 6.6 Typical Characteristics





## **Typical Characteristics (continued)**

















Figure 10. FEEDBACK Current

Submit Documentation Feedback

Copyright © 2005–2015, Texas Instruments Incorporated



## 7 Detailed Description

#### 7.1 Overview

The LM2575 provides all the active functions needed for a step-down (buck) switching regulator in an integrated circuit. The wide input-voltage range is 4.75 V to 40 V. The output voltage is programmable by two external resistors. No external frequency compensation is needed. The integrated switch is capable of delivering 1 A of load current, with excellent line and load regulation. The fixed 52-kHz output has cycle-by-cycle current limiting, and thermal shutdown. In addition, a manual shutdown is available through an external ON/OFF pin.

The LM2575 is characterized for operation over the virtual junction temperature range of -40°C to 125°C.

## 7.2 Functional Block Diagram



R1 = Open, R2 = 0  $\Omega$ 

#### 7.3 Feature Description

#### 7.3.1 Feedback Connection

FEEDBACK must be connected between the two programming resistors. Again, both of these resistors must be in close proximity to the regulator, and each must be less than 100 k $\Omega$  to minimize noise pickup.

## 7.3.2 ON/OFF Input

ON/OFF should be grounded or be a low-level TTL voltage (typically < 1.6 V) for normal operation. To shut down the LM2575 device and place in standby mode, a high-level TTL or CMOS voltage should be supplied to this pin. ON/OFF must not be left open and safely can be pulled up to V<sub>IN</sub> with or without a pullup resistor.

#### 7.3.3 Fault Protection

In the event of an output short or an overload condition, self-protection features lower the oscillator frequency to approximately 18 kHz and the minimum duty cycle from 5% to approximately 2%. The resulting output voltage drops to approximately 40% of its nominal value, causing the average power dissipated by the IC to lower.

Copyright © 2005-2015, Texas Instruments Incorporated Submit Documentation Feedback



#### 7.4 Device Functional Modes

## 7.4.1 Normal Operation Mode

When a low-level TTL or CMOS voltage is applied to the  $\overline{\text{ON}}/\text{OFF}$  pin, the device will provide an output voltage.

## 7.4.2 Standby Mode

When a high-level TTL or CMOS voltage is applied to the  $\overline{ON}/OFF$  pin, the device enters standby mode, drawing a typical quiescent current of 50  $\mu$ A. The internal output switch will be turned off.



## Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The limited component count and internal frequency compensation makes the LM2575 easy use. Output voltage is set by two external resistors.

$$V_{OUT} = V_{REF} \left( 1 + \frac{R2}{R1} \right)$$

where

• 
$$V_{REF} = 1.23 \text{ V}$$
 (1)

## 8.2 Typical Application



 $V_{OUT} = V_{REF} (1 + R2 / R1) = 5 V$ 

CIN = 100 µF, Aluminum Electrolytic

COUT = 330 µF, Aluminum Electrolytic

D1 = Schottky

L1 = 330  $\mu$ H (for 5-V  $V_{IN}$  with 3.3-V  $V_{OUT}$ , use 100  $\mu$ H)

Figure 11. Buck Regulator With User Programmable Output Voltage

#### 8.2.1 Design Requirements

Output voltage is set by R1 and R2. Output voltage must be between  $V_{REF}$  and  $(V_{IN}[minimum] - V_{SAT}) \times Duty$ Cycle [maximum].

VSAT maximum and duty cycle maximum are specified in the *Electrical Characteristics* table.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input Capacitor (C<sub>IN</sub>)

For stability concerns, an input bypass capacitor (electrolytic,  $C_{IN} \ge 47 \mu F$ ) must be located as close as possible to the regulator. For operating temperatures below -25°C, C<sub>IN</sub> may need to be larger in value. In addition, because most electrolytic capacitors have decreasing capacitances and increasing ESR as temperature drops, adding a ceramic or solid tantalum capacitor in parallel increases the stability in cold temperatures.

Copyright © 2005-2015, Texas Instruments Incorporated



## **Typical Application (continued)**

To extend the capacitor operating lifetime, the capacitor RMS ripple current rating should be:

## 8.2.2.2 Output Capacitor (C<sub>OUT</sub>)

For both loop stability and filtering of ripple voltage, an output capacitor also is required, again in close proximity to the regulator. For best performance, low-ESR aluminum electrolytics are recommended, although standard aluminum electrolytics may be adequate for some applications::

Output Ripple Voltage = (ESR of 
$$C_{OUT}$$
) × (inductor ripple current) (3)

Output ripple of 50 mV to 150 mV typically can be achieved with capacitor values of 220  $\mu$ F to 680  $\mu$ F. Larger C<sub>OUT</sub> can reduce the ripple 20 mV to 50 mV peak-to-peak. To improve further on output ripple, paralleling of standard electrolytic capacitors may be used. Alternatively, higher-grade capacitors such as "high-frequency", "low-inductance", or "low-ESR" can be used.

The following should be taken into account when selecting C<sub>OUT</sub>:

- At cold temperatures, the ESR of the electrolytic capacitors can rise dramatically (typically 3x nominal value at -25°C). Because solid tantalum capacitors have significantly better ESR specifications at cold temperatures, they must be used at operating temperature lower than -25°C. As an alternative, tantalums also can be paralleled to aluminum electrolytics and must contribute 10% to 20% to the total capacitance.
- Low ESR for  $C_{OUT}$  is desirable for low output ripple. However, the ESR should be greater than 0.05  $\Omega$  to avoid the possibility of regulator instability. Hence, a sole tantalum capacitor used for  $C_{OUT}$  is most susceptible to this occurrence.
- The capacitor's ripple current rating of 52 kHz should be at least 50% higher than the peak-to-peak inductor ripple current.

#### 8.2.2.3 Catch Diode

As with other external components, the catch diode must be placed close to the output to minimize unwanted noise. Schottky diodes have fast switching speeds and low forward voltage drops and, thus, offer the best performance, especially for switching regulators with low output voltages ( $V_{OUT} < 5 \text{ V}$ ). If a high-efficiency, fast-recovery, or ultra-fast-recovery diode is used in place of a Schottky, it must have a soft recovery (versus abrupt turnoff characteristics) to avoid the chance of causing instability and EMI. Standard 50-/60-Hz diodes, such as the 1N4001 or 1N5400 series, are NOT suitable.

#### 8.2.2.4 Inductor

Proper inductor selection is key to the performance-switching power-supply designs. One important factor to consider is whether the regulator will be used in continuous (inductor current flows continuously and never drops to zero) or in discontinuous mode (inductor current goes to zero during the normal switching cycle). Each mode has distinctively different operating characteristics and, therefore, can affect the regulator performance and requirements. In many applications, the continuous mode is the preferred mode of operation, because it offers greater output power with lower peak currents, and also can result in lower output ripple voltage. The advantages of continuous mode of operation come at the expense of a larger inductor required to keep inductor current continuous, especially at low output currents and/or high input voltages.

The LM2575 can operate in either continuous or discontinuous mode. With heavy load currents, the inductor current flows continuously and the regulator operates in continuous mode. Under light load, the inductor fully discharges and the regulator is forced into the discontinuous mode of operation. For light loads (approximately 200 mA or less), this discontinuous mode of operation is perfectly acceptable and may be desirable solely to keep the inductor value and size small. Any buck regulator eventually operates in discontinuous mode when the load current is light enough.



## **Typical Application (continued)**

The type of inductor chosen can have advantages and disadvantages. If high performance or quality is a concern, then more-expensive toroid core inductors are the best choice, as the magnetic flux is contained completely within the core, resulting in less EMI and noise in nearby sensitive circuits. Inexpensive bobbin core inductors, however, generate more EMI as the open core does confine the flux within the core. Multiple switching regulators located in proximity to each other are particularly susceptible to mutual coupling of magnetic fluxes from each other's open cores. In these situations, closed magnetic structures (such as a toroid, pot core, or Ecore) are more appropriate.

Regardless of the type and value of inductor used, the inductor never should carry more than its rated current. Doing so may cause the inductor to saturate, in which case the inductance quickly drops, and the inductor looks like a low-value resistor (from the DC resistance of the windings). As a result, switching current rises dramatically (until limited by the current-by-current limiting feature of the LM2575) and can result in overheating of the inductor and the IC itself.

# NOTE Different types of inductors have different saturation characteristics.

## 8.2.2.5 Output Voltage Ripple and Transients

As with any switching power supply, the output of the LM2575 has a sawtooth-ripple voltage at the switching frequency. Typically about 1% of the output voltage, this ripple is due mainly to the inductor sawtooth-ripple current and the ESR of the output capacitor (see note on  $C_{\text{OUT}}$ ). Furthermore, the output also may contain small voltage spikes at the peaks of the sawtooth waveform. This is due to the fast switching of the output switch and the parasitic inductance of  $C_{\text{OUT}}$ . These voltage spikes can be minimized through the use of low-inductance capacitors.

There are several ways to reduce the output ripple voltage: a larger inductor, a larger  $C_{OUT}$ , or both. Another method is to use a small LC filter (20  $\mu$ H and 100  $\mu$ F) at the output. This filter can reduce the output ripple voltage by a factor of 10 (see Figure 16).

#### 8.2.2.6 Feedback Connection

FEEDBACK must be connected between the two programming resistors. Again, both of these resistors should be in close proximity to the regulator, and each should be less than 100 k $\Omega$  to minimize noise pickup.

#### 8.2.2.7 ON/OFF Input

 $\overline{\text{ON}/\text{OFF}}$  should be grounded or be a low-level TTL voltage (typically <1.6 V) for normal operation. To shut down the LM2575 and put it in standby mode, a high-level TTL or CMOS voltage must be supplied to this pin.  $\overline{\text{ON}/\text{OFF}}$  must not be left open and safely can be pulled up to  $V_{\text{IN}}$  with or without a pullup resistor.

#### 8.2.2.8 Grounding

The power and ground connections of the LM2575 must be low-impedance to help maintain output stability. With the 16-pin package, all the ground pins (including signal and power grounds) must be soldered directly to wide PCB copper traces to ensure low-inductance connections and good thermal dissipation.

#### 8.2.2.9 Reverse Current Considerations

There is an internal diode from the output to VIN. Therefore, the device does not protect against reverse current and take care to limit current in this scenario.

#### 8.2.2.10 Buck Regulator Design Procedure

| PROCEDURE                                     | EXAMPLE                      |
|-----------------------------------------------|------------------------------|
| Known:                                        | Known:                       |
| V <sub>OUT(Nom)</sub>                         | V <sub>OUT</sub> = 10 V      |
| V <sub>IN(Max)</sub> = Maximum input voltage  | $V_{IN(Max)} = 25 \text{ V}$ |
| I <sub>LOAD(Max)</sub> = Maximum load current | $I_{LOAD(Max)} = 1 A$        |



# **Typical Application (continued)**

| Typical Application (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PROCEDURE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EXAMPLE                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 1. Programming Output Voltage (Selecting R1 and R2) $V_{OUT} \text{ is defined by:} \\ V_{OUT} = V_{REF} \left( 1 + \frac{R2}{R1} \right) \qquad \text{where } V_{REF} = 1.23 \text{ V} \\ \text{Choose a value for R1 between 1 k}\Omega \text{ and 5 k}\Omega \text{ (use 1\% metal-film resistors for best temperature coefficient and stability over time).} \\ R2 = R1 \left( \frac{V_{OUT}}{V_{REF}} - 1 \right)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1. Programming Output Voltage (Selecting R1 and R2) Select R1 = 1 k $\Omega$ R2 = 1 (10 / 1.23 – 1) = 7.13 k $\Omega$ Select R2 = 7.15 k $\Omega$ (closest 1% value)                                                                                                                                                             |  |  |  |
| 2. Inductor Selection (L1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2. Inductor Selection (L1)                                                                                                                                                                                                                                                                                                       |  |  |  |
| <b>A.</b> Calculate the "set" volts-second (E × T) across L1: $ E \times T = (V_{IN} - V_{OUT}) \times t_{on} $ $ E \times T = (V_{IN} - V_{OUT}) \times (V_{OUT} / V_{IN}) \times \{1000 / f_{osc}(in \text{ kHz})\} [V \times \mu s] $ <b>NOTE</b> : Along with I <sub>LOAD</sub> , the "set" volts-second (E × T) constant establishes the minimum energy storage requirement for the inductor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A. Calculate the "set" volts-second (E $\times$ T) across L1:<br>E $\times$ T = (25 - 10) $\times$ (10 / 25) $\times$ (1000 / 52) [V $\times$ $\mu$ s]<br>E $\times$ T = 115 V $\times$ $\mu$ s                                                                                                                                  |  |  |  |
| <b>B.</b> Using Figure 12, select the appropriate inductor code based on the intersection of E $\times$ T value and I <sub>LOAD(Max)</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <b>B.</b> Using Figure 12, the intersection of 115 V • μs and 1 A corresponds to an inductor code of H470.                                                                                                                                                                                                                       |  |  |  |
| <b>C.</b> The inductor chosen should be rated for operation at 52-kHz and have a current rating of at least 1.15 x $I_{LOAD(Max)}$ to allow for the ripple current. The actual peak current in L1 (in normal operation) can be calculated as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | C. H470 $\rightarrow$ L1 = 470 $\mu$ H<br>Choose from: 34048 (Schott)                                                                                                                                                                                                                                                            |  |  |  |
| $\begin{split} I_{L1(pk)} &= I_{LOAD(Max)} + (V_{IN} - V_{OUT}) \times t_{on} / 2L1 \\ \text{Where } t_{on} &= V_{OUT} / V_{IN} \times (1 / f_{osc}) \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | PE-53118 (Pulse Engineering)<br>RL1961 (Renco)                                                                                                                                                                                                                                                                                   |  |  |  |
| 3. Output Capacitor Selection (C <sub>OUT</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3. Output Capacitor Selection (C <sub>OUT</sub> )                                                                                                                                                                                                                                                                                |  |  |  |
| A. The LM2575 control loop has a two-pole two-zero frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| response. The dominant pole-zero pair is established by $C_{OUT}$ and L1. To meet stability requirements, $C_{OUT}$ must meet the following requirement: $C_{\text{OUT}} \geq 7758 \ \frac{V_{\text{IN(Max)}}}{V_{\text{OUT}} \bullet \text{L1}(\mu\text{H})} (\mu\text{F})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | A. $C_{OUT} \ge 7785 \times 25 \ / \ (10 \times 470) \ [\mu F]$ $C_{OUT} \ge 41.4 \ \mu F$ To obtain an acceptable output voltage ripple $\rightarrow$ $C_{OUT} = 220 \ \mu F$ electrolytic                                                                                                                                      |  |  |  |
| response. The dominant pole-zero pair is established by C <sub>OUT</sub> and L1. To meet stability requirements, C <sub>OUT</sub> must meet the following                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $C_{OUT} \ge 41.4 \ \mu F$ To obtain an acceptable output voltage ripple $\rightarrow$                                                                                                                                                                                                                                           |  |  |  |
| response. The dominant pole-zero pair is established by $C_{OUT}$ and L1. To meet stability requirements, $C_{OUT}$ must meet the following requirement: $C_{\text{OUT}} \geq 7758 \; \frac{V_{\text{IN(Max)}}}{V_{\text{OUT}} \bullet \text{L1}(\mu\text{H})}  (\mu\text{F})$ However, $C_{OUT}$ may need to be several times larger than the calculated value above in order to achieve an acceptable output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $C_{OUT} \ge 41.4 \ \mu F$ To obtain an acceptable output voltage ripple $\rightarrow$                                                                                                                                                                                                                                           |  |  |  |
| response. The dominant pole-zero pair is established by $C_{OUT}$ and L1. To meet stability requirements, $C_{OUT}$ must meet the following requirement: $C_{\text{OUT}} \geq 7758 \ \frac{V_{\text{IN(Max)}}}{V_{\text{OUT}} \bullet \text{L1}(\mu\text{H})} (\mu\text{F})$ However, $C_{OUT}$ may need to be several times larger than the calculated value above in order to achieve an acceptable output ripple voltage of about $0.01 \times V_{OUT}$ . B. $C_{OUT}$ should have a voltage rating of at least $1.5 \times V_{OUT}$ . But if a low output ripple voltage is desired, choose capacitors with a higher voltage ratings than the minimum required due to their typically lower                                                                                                                                                                                                                                                                                                                                                                                                                                    | $C_{OUT} \ge 41.4 \ \mu F$ To obtain an acceptable output voltage ripple $\rightarrow$                                                                                                                                                                                                                                           |  |  |  |
| response. The dominant pole-zero pair is established by $C_{OUT}$ and L1. To meet stability requirements, $C_{OUT}$ must meet the following requirement: $C_{out} \geq 7758 \frac{V_{\text{IN(Max)}}}{V_{\text{OUT}} \bullet \text{L1}(\mu H)} (\mu F)$ However, $C_{OUT}$ may need to be several times larger than the calculated value above in order to achieve an acceptable output ripple voltage of about $0.01 \times V_{OUT}$ . B. $C_{OUT}$ should have a voltage rating of at least $1.5 \times V_{OUT}$ . But if a low output ripple voltage is desired, choose capacitors with a higher voltage ratings than the minimum required due to their typically lower ESRs.                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $C_{OUT} \ge 41.4~\mu F$ To obtain an acceptable output voltage ripple $\rightarrow$ $C_{OUT} = 220~\mu F$ electrolytic                                                                                                                                                                                                          |  |  |  |
| response. The dominant pole-zero pair is established by $C_{OUT}$ and L1. To meet stability requirements, $C_{OUT}$ must meet the following requirement: $C_{OUT} \geq 7758 \ \frac{V_{\text{IN(Max)}}}{V_{\text{OUT}} \bullet \text{L1}(\mu\text{H})} (\mu\text{F})$ However, $C_{OUT}$ may need to be several times larger than the calculated value above in order to achieve an acceptable output ripple voltage of about $0.01 \times V_{OUT}$ . <b>B.</b> $C_{OUT}$ should have a voltage rating of at least $1.5 \times V_{OUT}$ . But if a low output ripple voltage is desired, choose capacitors with a higher voltage ratings than the minimum required due to their typically lower ESRs. <b>4.</b> Catch Diode Selection (D1) (see Table 1) <b>A.</b> In normal operation, the catch diode requires a current rating of at least $1.2 \times I_{LOAD(Max)}$ . For the most robust design, D1 should be rated for a current equal to the LM2575 maximum switch peak current; this represents the worst-case scenario of a continuous                                                                                   | $C_{OUT} \ge 41.4 \ \mu F$ To obtain an acceptable output voltage ripple $\rightarrow$ $C_{OUT} = 220 \ \mu F$ electrolytic  4. Catch Diode Selection (D1) (see Table 1)  A. Pick a diode with a 3-A rating.                                                                                                                     |  |  |  |
| response. The dominant pole-zero pair is established by $C_{OUT}$ and L1. To meet stability requirements, $C_{OUT}$ must meet the following requirement: $C_{OUT} \geq 7758 \ \frac{V_{\text{IN(Max)}}}{V_{OUT}} \bullet \text{L1}(\mu\text{H}) \ (\mu\text{F})$ However, $C_{OUT}$ may need to be several times larger than the calculated value above in order to achieve an acceptable output ripple voltage of about $0.01 \times V_{OUT}$ . <b>B.</b> $C_{OUT}$ should have a voltage rating of at least $1.5 \times V_{OUT}$ . But if a low output ripple voltage is desired, choose capacitors with a higher voltage ratings than the minimum required due to their typically lower ESRs. <b>4.</b> Catch Diode Selection (D1) (see Table 1) <b>A.</b> In normal operation, the catch diode requires a current rating of at least $1.2 \times I_{LOAD(Max)}$ . For the most robust design, D1 should be rated for a current equal to the LM2575 maximum switch peak current; this represents the worst-case scenario of a continuous short at $V_{OUT}$ . <b>B.</b> The diode requires a reverse voltage rating of at least | C <sub>OUT</sub> ≥ 41.4 μF To obtain an acceptable output voltage ripple → C <sub>OUT</sub> = 220 μF electrolytic  4. Catch Diode Selection (D1) (see Table 1) A. Pick a diode with a 3-A rating.  B. Pick a 40-V rated Schottky diode (1N5822, MBR340, 31QD04, or SR304) or 100-V rated Fast Recovery diode (31DF1, MURD310, or |  |  |  |



Table 1. Diode Selection Guide

| V              | SCHOTTKY                             |                                     | FAST RECOVERY                               |                                                  |                                                       |
|----------------|--------------------------------------|-------------------------------------|---------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| V <sub>R</sub> | 1A                                   | 3A                                  | 1A                                          | 3A                                               |                                                       |
| 20 V           | 1N5817<br>MBR120P<br>SR102           | 1N5820<br>MBR320<br>SR302           |                                             |                                                  |                                                       |
| 30 V           | 1N5818<br>MBR130P<br>11DQ03<br>SR103 | 1N5821<br>MBR330<br>31DQ03<br>SR303 | The following diodes                        | The following diodes                             |                                                       |
| 40 V           | 1N5819<br>MBR140P<br>11DQ04<br>SR104 | IN5822<br>MBR340<br>31DQ04<br>SR304 | are all rated to 100 V: 11DF1 MUR110 HER102 | are all rated to 100 V: are a<br>11DF1<br>MUR110 | are all rated to 100 V:<br>31DF1<br>MURD310<br>HER302 |
| 50 V           | MBR150<br>11DQ05<br>SR105            | MBR350<br>31DQ05<br>SR305           |                                             |                                                  |                                                       |
| 60 V           | MBR160<br>11DQ06<br>SR106            | MBR360<br>31DQ06<br>SR306           |                                             |                                                  |                                                       |

#### 8.2.2.11 Inductor Selection Guide

Figure 12 shows the inductor value selection guide for continuous-mode operation



Figure 12. LM2575 Inductor Selection



#### 8.2.3 Application Curves



## 9 Power Supply Recommendations

This device operates with a power supply range of 4.75~V to 40~V. A  $100-\mu F$  decoupling capacitor is recommended on the input to filter noise.



## 10 Layout

## 10.1 Layout Guidelines

With any switching regulator, circuit layout plays an important role in circuit performance. Wiring and parasitic inductances, as well as stray capacitances, are subjected to rapidly switching currents, which can result in unwanted voltage transients. To minimize inductance and ground loops, the length of the leads indicated by heavy lines (see Figure 16) must be minimized. Optimal results can be achieved by single-point grounding or by ground-plane construction. For the same reasons, the two programming resistors used in the adjustable version must be located as close as possible to the regulator to keep the sensitive feedback wiring short.



V<sub>REF</sub> = 1.23 V

 $V_{OUT} = V_{REF} (1 + R2 / R1) = 5 V$ 

CIN = 100 µF, Aluminum Electrolytic

C<sub>OUT</sub> = 330 µF, Aluminum Electrolytic

D1 = Schottky

L1 = 330  $\mu$ H (for 5-V  $V_{IN}$  with 3.3-V  $V_{OUT}$ , use 100  $\mu$ H)

Figure 16. Test Circuit and Layout Guidelines

#### 10.2 Layout Example

The large ground copper area helps heat transfer especially when many vias to ground plane are used.



Figure 17. Layout Diagram



## 11 Device and Documentation Support

## 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: *LM2575* 

16



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan          | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-------------------|------------------|--------------------|--------------|----------------------|---------|
| LM2575IN         | ACTIVE | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS) | NIPDAU           | N / A for Pkg Type | -40 to 125   | LM2575IN             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated