# **IMS2600M** # High Performance 64Kx1 Dynamic RAM MIL-STD-883C ### **FEATURES** - Full Military DRAM Temperature Operating Range (-55°C to +110°C) - · MIL-STD-883C Processing - 100, 120 and 150nsec RAS Access Times - Cycle Times of 160, 190 and 230ns - · Low Power: 28mW Standby 358mW Active (350ns Cycle Time) 468mW Active (160ns Cycle Time) - On-Chip Refresh using CAS-before-RAS - 4ms / 256 Cycle Refresh, Pin 1 left as N/C for 256K expansion - RAS-Only Refresh Capability - Dout Hold under CAS control - · JEDEC Standard 16-pin Configuration - Read, Write Read-Modify-Write Capability both on Single Bit and in Nibble Mode Operation #### DESCRIPTION The INMOS IMS2600M 64Kx1 Dynamic RAM is processed in full compliance to MIL-STD-883C. This RAM is fabricated with INMOS' proprietary NMOS technology and utilizes innovative circuit techniques to achieve high performance, low power and wide operating margins. Multiplexed addresses allows the IMS2600M to be packaged in the conventional 16 pin DIP. Additionally, the IMS2600M features new functional enhancements that make it more versatile than previous dynamic RAMs. CAS-before-RAS Refresh is an "on-chip" refresh mechanism that is upward compatible to 256K generations because pin 1 is left as a no connect. "Nibble Mode" also provides high speed serial access of 4 bits of data, thus providing the system equivalent of 4-way interleaving on chip. The IMS2600M is fully TTL compatible on all linputs and the output, and operates from a single $+5V \pm 10\%$ power supply. The IMS2600M is a high speed VLSI RAM intended for military applications which demand high density as well as superior performance and reliability. ### PIN CONFIGURATION # PIN NAMES | A <sub>0</sub> -A <sub>7</sub> | ADDRESS INPUTS | |--------------------------------|-----------------------| | CAS | COLUMN ADDRESS STROBE | | RAS | ROW ADDRESS STROBE | | Din | DATA IN | | Dout | DATA OUT | | WE | WRITE ENABLE | | V <sub>cc</sub> | +5 VOLT SUPPLY INPUT | | Vss | GROUND | ### **BLOCK DIAGRAM** LOGIC SYMBOL D,,, ### **DEVICE OPERATION** The IMS2600M contains 65536 (216) bits of information as 256 (28) rows by 256 (28) columns. The sixteen addresses for unique bit selection are time-division multiplexed over eight address lines under control of the Row Address Strobe (RAS) and Column Address Strobe (CAS) clocks. The normal sequence of RAS and CAS requires that CAS is high as RAS goes low. This causes the eight address inputs to be latched and decoded for selection of one of the 256 rows. The row addresses must be held for the specified period [t<sub>RAH</sub> (min)] and then they may be switched to the appropriate column address. After the column addresses are stable for the specified column address setup time. CAS may be brought low. This causes the eight address inputs to be latched and used to select a single column in the specified row. The cycle is terminated by bringing RAS high. A new cycle may be initiated after RAS has been high for the specified precharge interval [t<sub>RP</sub> (min)]. RAS and CAS must be properly overlapped and once brought low they must remain low for their specified pulse widths. # **READ CYCLE** A read cycle is performed by sequencing RAS and CAS as described above while holding the WE input high during the period when RAS and CAS are both low. The read access time will be determined by the actual timing relationship between RAS and CAS. If CAS goes low within the specified RAS-to-CAS delay [t<sub>BCD</sub> (max)], then the access time will be determined by RAS and be equal to t<sub>RAC</sub> (max). If CAS occurs later than t<sub>RCD</sub> (max) then the access time is measured from CAS and will be equal to t<sub>CAC</sub> (max). # **WRITE CYCLE** The IMS2600M will perform three types of write cycles: Early-Write, Late-Write or Read-Modify-Write. The difference between these cycles is that on an Early-Write $D_{\text{OUT}}$ will remain open and on a Late-Write or Read-Modify-Write $D_{\text{OUT}}$ will reflect the contents of the addressed cell before it was written. The type of write cycle that is performed is determined by the relationship between $\overline{CAS}$ and $\overline{WE}$ . For Early-Write cycles $\overline{WE}$ occurs before $\overline{CAS}$ goes low, and $D_{IN}$ setup is referenced to the falling edge of $\overline{CAS}$ . For Late-Write or Read-Modify-Write cycles $\overline{WE}$ occurs after $\overline{CAS}$ , and $D_{IN}$ setup is referenced to the falling edge of $\overline{WE}$ . The choice of write cycle timing is usually very system dependent and the different modes are made available to accommodate these differences. In general, the Early-Write timing is most appropriate for systems that have a bidirectional data bus. Because $D_{\text{OUT}}$ remains inactive during Early-Write cycles, the $D_{\text{IN}}$ and $D_{\text{OUT}}$ pins may be tied together without bus contention. ### **DEVICE SELECTION AND OUTPUT CONTROL** Selection of a memory <u>devi</u>ce for <u>a read</u> or write operation requires that both <u>RAS</u> and <u>CAS</u> be sequenced. A device is not selected if <u>RAS</u> is sequenced while <u>CAS</u> remains high or if <u>CAS</u> is sequenced while <u>RAS</u> remains high. The device must receive a properly overlapped <u>RAS</u>/<u>CAS</u> sequence to be selected. Once a device is selected the state of Dout becomes entirely controlled by $\overline{CAS}$ . If $\overline{CAS}$ remains low when $\overline{RAS}$ goes high, $D_{OUT}$ will remain in the state it was in when $\overline{RAS}$ went high. The output will remain unchanged even if a $\overline{RAS}$ sequence occurs while $\overline{CAS}$ is held low. ### REFRESH The IMS2600M remembers data by storing charge on a capacitor. Because the charge will leak away over a period of time it is necessary to access the data in the cell (capacitor) periodically in order to fully restore the stored charge while it is still at a sufficiently high level to be properly detected. For the IMS2600M any RAS sequence will fully refresh an entire row of 256 bits. To ensure that all cells remain sufficiently refreshed, all 256 rows must be refreshed every 4 ms. The addressing of the rows for refresh may be sourced either externally or internally. If the row refresh addresses are to be provided from an external source, CAS must be high when RAS goes low. If CAS is high when RAS goes low, any type of cycle (Read, Write, Read-Modify-Write or RAS only) will cause the addressed row to be refreshed. If $\overline{\text{CAS}}$ is low when $\overline{\text{RAS}}$ falls, the IMS2600M will use an internal 8-bit counter as the source of the row addresses and will ignore the address inputs. This $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh mode is a refresh-only mode and no data access is allowed. Also, $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh does not cause device selection and the state of $\overline{\text{D}}_{\text{OUT}}$ will remain unchanged. #### NIBBLE MODE The IMS2600M is designed to allow high-speed serial read, write or read-modify-write access of 2, 3 or 4 bits of data. The bits of data that may be accessed during Nibble Mode are determined by the eight row addresses and the most significant 6 bits of the column address. The low-order 2 bits of the column address (A3, A6) are used to select one of the 4 nibble bits for initial access. After the first bit is accessed the remaining nibble bits may be accessed by bringing CAS high then low (toggle) while RAS remains low. Toggling CAS causes A<sub>3</sub> and A<sub>6</sub> to be incremented internally while all other address bits are held constant and makes the next nibble bit available for read, write and/or read-modify-write access (See Table 1 for example). If more than 4 bits are accessed during Nibble Mode, the address sequence will begin to repeat. If any bit is written during an access, the new value will be read on any subsequent accesses. In Nibble Mode, read, write and read-modify-write operations may be performed in any desired combination: (e.g., first bit read, second bit write, third bit read-modify-write, etc.) | | | Table 1 | | |------------|---------------|------------------|---------------------------------| | NIBBLE M | ODE AD | DRESSING | SEQUENCE EXAMPLE | | SEQUENCE | NIBBLE<br>BIT | ROW<br>ADDRESSES | COLUMN<br>ADDRESSES | | | | | A <sub>3</sub> , A <sub>6</sub> | | RAS/CAS | 1 | 10101010 | 10101010 generated externally | | toggle CAS | 2 | 10101010 | 10101011 | | toggle CAS | 3 | 10101010 | 10101000 generated | | toggle CAS | 4 | 10101010 | 10101001 internally | | toggle CAS | 1 | 1010MP#P#. | Datasaeeequ.com | repeats # **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on Vcc relative to Vss1.0 to | +7.0V | |---------------------------------------|--------| | Storage Temperature (Ceramic)65° C to | +150°C | | Power Dissipation | 1W | | Short Circuit Output Current | .50mA | | (One Second Duration) | | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # DC OPERATING CONDITIONS a, b | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |--------|-------------------------------|------|-----|-------|-------|-----------| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | V | | | Vss | Supply Voltage | | 0 | | V | | | Viн | Logic "1" Voltage | 2.4 | | Vcc+1 | ٧ | | | VıL | Logic "0" Voltage | -2.0 | | 0.8 | V | | | TA | Ambient Operating Temperature | -55° | | 110 | °C | Still Air | # DC Electrical Characteristics (-55°C≤TA ≤ 110°C, Vcc = 5.0V ± 10%)<sup>C</sup> | SYM | PARAMETER | | MIN | MAX | UNIT | NOTES | |------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Icc <sub>1</sub> | Average Vcc<br>Power Supply<br>(Dynamic<br>Operating)<br>Current | IMS2600M-10<br>IMS2600M-10<br>IMS2600M-12<br>IMS2600M-12<br>IMS2600M-15<br>IMS2600M-15 | | 85<br>65<br>85<br>65<br>75<br>65 | mA | tRC = 160ns, tRAS = 100ns<br>tRC = 350ns, tRAS = 100ns<br>tRC = 190ns, tRAS = 120ns<br>tRC = 350ns, tRAS = 120ns<br>tRC = 230ns, tRAS = 150ns<br>tRC = 350ns, tRAS = 150ns | | lcc <sub>2</sub> | Supply Current (Ac | tive) | | 20 | mA | RAS & CAS ≤ VIL (max) | | lcc3 | Standby Current | | | 5.0 | mA | RAS & CAS ≤ VIH (max) | | liLK | Input Leakage Curr | rent (any input) | | ±10 | μА | 0V ≤VIN ≤ 5.5V (others = 0 V) | | lolk | Output Leakage Cu | ırrent | | ±10 | μА | Dout = Hi-Z, 0V ≤ Dout ≤ 5.5V | | Vон | Output High Voltag | e | 2.4 | | v | IOH = -5.0 mA | | Vol | Output Low Voltage | 9 | | 0.4 | ٧ | IOL =+5.0 mA | Note a: All voltage values in this data sheet are with respect to Vss. - b: After power-up, a pause of 500 µs followed by eight initialization memory cycles is required to achieve proper device operation. Any interval greater than 4 ms with RAS inactivity requires eight reinitialization cycles to achieve proper device operation. - c: lcc is dependent on output loading and cycle rates. Specified values are obtained with output open. # **AC TEST CONDITIONS** | Input Pulse Levels0 to 3V | |---------------------------------------------------| | Input Rise and Fall Times5ns between 0.8 and 2.4V | | Input and Output Timing Ref. Levels0.8 and 2.4V | | Output LoadEquivalent to 2 TTL Loads and 50pF | ### **CAPACITANCE** | SYM. | PARAMETER | MAX | UNITS | COND. | |------|----------------------|-----|-------|-------| | Cin | I/P Cap RAS, CAS, WE | 6 | pF | d | | CIN | I/P Cap. Addresses | 5 | рF | d | | Соит | O/P Capacitance | 7 | pF | d o | Note d: <u>Capacitance</u> measured with BOONTON METER. o: CAS = VIH to disable DOUT # AC OPERATING CONDITIONS (-55°C $\le$ Ta $\le$ +110°C) (Vcc = 5.0V ±10%) | | | DADAMETED | | OM-10 | IMS2600M-12 | | IMS2600M-15 | | LIMITS | NOTES | |-----|-------|-------------------------------------|-----------------|-------|-------------|-----|-------------|----------|---------|----------| | NO. | SYM. | PARAMETER | MIN MAX MIN MAX | | MAX | MIN | MAX | UNITS | 1.07.25 | | | 1 | tric | Random Read Cycle Time | 160 | | 190 | | 230 | | ns | | | 2 | trac | Access Time from RAS | | 100 | | 120 | | 150 | ns | h | | 3 | tcac | Access Time from CAS | | 60 | | 75 | | 90 | ns | i | | 4 | tras | RAS Pulse Width | 100 | 10K | 120 | 10K | 150 | 10K | ns | | | 5 | trish | RAS Hold Time | 60 | | 75 | | 90 | | ns | | | 6 | tcas | CAS Pulse Width | 60 | | 75 | | 90 | <u></u> | ns | | | 7 | tcsH | CAS Hold Time | 100 | | 120 | | 150 | | ns | | | 8 | trico | RAS to CAS Delay Time | 15 | 40 | 17 | 45 | 20 | 60 | ns | e, j | | 9 | tcrs | CAS to RAS Set-up Time | 0 | | 0 | | 0 | | ns | | | 10 | tRP | RAS Precharge Time | 50 | | 60 | | 70 | | ns | | | 11 | tasr | Row Address Set-up Time | 0 | | 0 | | 0 | | ns | | | 12 | trah | Row Address Hold Time | 10 | | 12 | | 15 | | ns | | | 13 | tasc | Column Address Set-up Time | 0 | | 0 | | 0 | | ns | | | 14 | tcan | Column Address Hold Time (Ref. CAS) | 25 | | 35 | | 45 | | ns | | | 15 | tar | Column Address Hold Time (Ref. RAS) | 55 | | 75 | | 95 | | ns | | | 16 | trics | Read Command Set-up Time | 0 | | 0 | | 0 | | ns | | | 17 | trich | Read Command Hold Time (Ref. CAS) | 0 | | 0 | | 0 | | ns | k | | 18 | trrh | Read Command Hold Time (Ref. RAS) | 0 | | 0 | | 0 | | ns | k | | 19 | toff | Output Buffer Turn-off Delay | 0 | 25 | 0 | 25 | 0 | 30 | ns | f | | 20 | twcs | Write Command Set-up Time | 0 | | 0 | | 0 | | ns | m | | 21 | twch | Write Command Hold Time (Ref. CAS) | 25 | | 30 | | 35 | | ns | | | 22 | twcn | Write Command Hold Time (Ref. RAS) | 65 | | 70 | | 85 | | ns | <u> </u> | | 23 | twp | Write Pulse Width | 20 | | 25 | | 30 | | ns | | | 24 | tos | Data-in Set-up Time | 0 | | 0 | | 0 | <u> </u> | ns | 1 | | 25 | ton | Data-in Hold Time (Ref. CAS) | 25 | | 30 | | 35 | | ns | 1 | | 26 | tohr | Data-in Hold Time (Ref. RAS) | 55 | | 70 | | 85 | | ns | | | 27 | trw | Read-Write Cycle Time | 180 | | 215 | | 260 | | ns | | | 27 | trww | Read-Modify-Write Cycle Time | 190 | | 225 | | 270 | | ns | | | 28 | trrw | Read-Write Cycle RAS Pulse Width | 120 | | 145 | | 180 | | ns | | | 28 | trrw | Read-Modify-Write Cycle RAS P. W. | 130 | | 155 | | 190 | | ns | | | 29 | tcrw | Read-Write Cycle CAS Pulse Width | 90 | | 105 | | 130 | | ns | | | 29 | tcrw | Read-Modify-Write Cycle CAS P. W. | 100 | | 115 | | 140 | | ns | | | 30 | trow | RAS to Write Delay | 100 | | 110 | | 140 | | ns | m | | 31 | tcwo | CAS to Write Delay | 60 | | 70 | | 90 | | ns | m | | 32 | trwL | Write Command to RAS Lead Time | 25 | | 30 | | 35 | | ns | | # AC OPERATING CONDITIONS ( $-55^{\circ}C \le T_{A} \le 110^{\circ}C$ , $V_{CC} = 5.0V \pm 10\%$ ) | NO. | SYM. | PARAMETER | | 00 <b>M</b> -10 | IMS2600M-12 | | IMS2600M-15 | | | | |-----|-------|-----------------------------------|-----|-----------------|-------------|-----|-------------|-----|-------|-------| | NO. | SIM. | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | 33 | tcwl. | Write Command to CAS Lead Time | 25 | | 30 | | 35 | | ns | | | 34 | tnc | Nibble Mode Read Cycle Time | 55 | | 65 | | 75 | | ns | | | 35 | tncac | Nibble Mode Acces Time from CAS | | 25 | | 30 | | 35 | ns | | | 36 | tncas | Nibble Mode CAS Pulse Width | 25 | | 30 | | 35 | | ns | | | 37 | tncp | Nibble Mode CAS Precharge Time | 20 | | 25 | | 30 | | ns | | | 38 | tnrsh | Nibble Mode RAS Hold Time | 25 | | 30 | | 35 | | ns | | | 39 | tnrmw | Nibble Mode RMW Cycle Time | 80 | | 95 | | 110 | | ns | | | 40 | tncrw | Nibble Mode RMW CAS Pulse Width | 45 | | 60 | | 70 | | ns | | | 41 | tncwd | Nibble Mode CAS to Write Delay | 20 | | 25 | | 30 | | ns | | | 42 | trcs | Refresh Set-up for CAS (Ref. RAS) | 0 | | 0 | | 0 | | ns | | | 43 | tFCH | Refresh Hold Time (Ref. RAS) | 15 | | 17 | | 20 | | ns | | | | tref | Refresh Period | | 4 | | 4 | | 4 | ms | | | | tτ | Input Rise and Fall Times | 3 | 50 | 3 | 50 | 3 | 50 | ns | n | ### NOTES: - e: $t_{RCD}$ (max) is a derived parameter; $t_{RCD}$ (max) = $t_{RAC}$ (max) = $t_{CAC}$ (max); $t_{RCD}$ (min) is a restrictive parameter due to CAS-before-RAS refresh. - f: t<sub>OFF</sub> (max) is defined as the time at which the output achieves the open circuit condition. - h: Assumes that t<sub>RCD</sub> ≤ t<sub>RCD</sub> (max).If t<sub>RCD</sub> is greater than the maximum recommended value shown in this table, t<sub>RAC</sub> will increase by the amount that t<sub>RCD</sub> exceeds t<sub>RCD</sub> (max). - i: Assumes that t<sub>RCD</sub> ≥ t<sub>RCD</sub> (max). - j: Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is determined exclusively by t<sub>CAC</sub>. - k: Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a Read cycle - I: These parameters are referenced to CAS leading edge in Early-Write cycles, and to WE leading edge in Read-Write or Read-Modify-Write cycles. - m: twcs, t<sub>CWD</sub>, and t<sub>RWD</sub> are restrictive operating parameters in Read-Write and Read-Modify-Write cycles only. If twcs ≥ twcs (min) the cycle is an Early-Write cycle and the data output will remain open circuit throughout the entire cycle. If t<sub>CWD</sub> ≥ t<sub>CWD</sub> (min) and t<sub>RWD</sub> ≥ t<sub>RWD</sub> (min) the cycle is a Read-Write and the data output will contain data read from the selected cell. If neither of the above conditions is met the condition of the <u>data</u> out is indeterminate at access time and remains so until CAS returns to V<sub>IH</sub>. - n: The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner. Transition time measured between V<sub>IL</sub> (max) and V<sub>IH</sub> (min). # **READ CYCLE** # **WRITE CYCLE** # **READ-WRITE/READ-MODIFY-WRITE CYCLE** # **NIBBLE MODE READ CYCLE** # **NIBBLE MODE WRITE CYCLE** # **NIBBLE MODE READ-MODIFY-WRITE CYCLE** # RAS-ONLY REFRESH [CAS > VIH (min)] # **CAS-BEFORE-RAS REFRESH** ### **APPLICATION** To ensure proper operation of the IMS2600M in a system environment it is recommended that the following guidelines on board layout and power distribution be followed. ### **POWER DISTRIBUTION** The recommended power distribution scheme combines proper trace layout and placement of decoupling capacitors. The impedance in the decoupling path from the power pin (8) through the decoupling capacitor, to the ground pin (16) should be kept to a minimum. The impedance of this path is determined by the series impedance of the power line and the decoupling capacitor. To reduce the power line impedance, it is recommended that the power trace and ground trace be gridded or provided by separate power planes. To prevent loss of signal margins due to differential ground noise, the ground grid of the memory array should be extended to the TTL drivers in the peripheral circuitry. A high-frequency decoupling capacitor with a value of $0.1\mu\mathrm{F}$ should be placed between the rows of memory devices in the array. A larger tantalum capacitor with a value between $22\mu\mathrm{F}$ and $47\mu\mathrm{F}$ should be placed near the memory board edge connection where the power traces meet the backplane power distribution system. These large capacitors provide bulk energy storage to prevent voltage drop due to the main supply being located off the memory board and at the end of a long inductive path. #### **TERMINATION** Trace lines on a memory board in the array look to TTL driver signals like low impedance, unterminated transmission lines. In order to reduce or eliminate the reflections of the TTL signals propogating down the lines, especially low-going TTL signals, line termination is recommended. The termination may be either parallel or series but the series termination technique has the advantages of drawing no DC current and using a minimum of components. The recommended technique is to use series termination. A series resistor in the signal line at the output of the TTL driver to match the source impedance of the TTL driver to the signal line will dampen the reflections on the line. The line should be kept short with the driver/termination combination close to the memory array. Some experimentation will have to be done to find the proper value to use for the series termination to minimize reflections, but generally a series resistor in the $10\Omega$ to $30\Omega$ range will be required. Proper power distribution techniques, including adequate use of decoupling capacitors, along with proper termination of TTL driver outputs, are among the most important, yet basic guidelines to be followed. These guidelines are intended to maintain the operating margins of all devices on the memory board by providing a quiet environment relatively free of noise spikes and signal reflections. www.DataSheet4U.com # **ORDERING INFORMATION** | DEVICE | SPEED | PACKAGE | PART NUMBER | |-----------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | IMS 2600M | 100ns<br>100ns<br>100ns<br>120ns<br>120ns<br>120ns<br>150ns<br>150ns | CERAMIC DIP CERAMIC LCC CERAMIC DIP | IMS2600S-100M<br>IMS2600N-100M<br>IMS2600K-100M<br>IMS2600S-120M<br>IMS2600N-120M<br>IMS2600K-100M<br>IMS2600S-150M<br>IMS2600N-150M<br>IMS2600K-100M |