### Rad-hard 16-bit transceiver 3.3 V to 5 V bidirectional level shifter The upper metallic lid can be either floating or internally connected to ground #### **Product status link** 54AC164245 #### **Features** - Fully compatible with the 54ACS164245 - Dual supply bidirectional level shifter - Extended voltage range from 2.3 V to 5.5 V - Separated enable pin for 3-state output - Schmidt-triggered I/Os: 100 mV hysteresis - Internal 26 Ω limiting resistor on each I/O - High speed: Tpd = 8 ns maximum - Fail safe - · Cold spare - · Hermetic package - 100 krad (Si) at any Mil1019 dose rate - SEL immune to 110 MeV.cm<sup>2</sup>/mg LET ions - RHA QML-V qualified - SMD: 5962R98580 ### **Description** The 54AC164245 is a rad-hard advanced high-speed CMOS, Schmitt trigger, 16-bit, bidirectional, multi-purpose transceiver with 3-state outputs and cold sparing. Designed to be used as an interface between a 5 V bus and a 3.3 V bus in mixed 5 V/3.3 V supply systems, it achieves high-speed operations while the CMOS low-power dissipation is kept. All pins have cold spare buffers to change them to high impedance when $V_{DD}$ is tied to ground. This IC is intended for a two-way asynchronous communication between data buses. The direction of the data transmission is determined by the nDIR inputs. The A port interfaces with the 3.3 V bus can also operate at 2.3 V. The B port operates with the 5 V bus. The 54AC164245 is packaged in hermetic ceramic Flat 48-lead screened as per MIL-PRF-38535 to comply with the needs of space applications. It is available with the upper metallic lid either floating or internally connected to ground. # 1 Functional description DIR2 - 1B1 2B1 - 1B2 - 2B2 2A3 -- 1B3 - 2B3 3.3 V port - 1B4 2B4 3.3 V port 5 V port 2A5 5 V port - 1B5 2B5 - 1B6 - 2B6 1B7 - 2B7 - 2B8 Figure 1. Logic diagram Table 1. Function table | Enable, OEx | Direction, DIRx | Operation | |-------------|-----------------|-----------------| | | L | B data to A bus | | L | Н | A data to B bus | | Н | X | Isolation | DS6995 - Rev 11 page 2/24 ### 1.1 Cold spare The 54AC164245 features a cold spare input and output buffer. In high reliability applications, cold sparing enables a redundant device to be tied to the data bus with its power supply at 0 V ( $V_{DD} = V_{SS} = 0$ V, $V_{DD} - V_{SS} = 0$ V) without affecting the bus signals or injecting current from the I/Os to the power supplies. Cold sparing also allows redundant devices that are not powered to be switched on only when required. Power consumption is therefore reduced by switching off the redundant circuit. This has no impact on the application. Cold sparing is achieved by implementing a high impedance between I/Os and $V_{DD}$ . The ESD protection is ensured through a non-conventional dedicated structure. Using cold spare on bus A and bus B separately is not allowed. In cold spare, both $V_{DD1}$ and $V_{DD2}$ must be at 0 V. Figure 2. Cold spare and cold redundancy 1. $R = Ioff/V_{DD}$ DS6995 - Rev 11 page 3/24 #### 1.2 Power-up During power-up, all outputs should be forced to high impedance by setting /OEx high. After $V_{DD1}$ ( $V_{CCB}$ ) and $V_{DD2}$ ( $V_{CCA}$ ) are switched on (i.e. they have reached the desired value), /OEx can be set low. In this manner any transient and erroneous signals during power-up are avoided. - In power-up: - V<sub>DD1</sub> (V<sub>CCB</sub>) must be powered up before V<sub>DD2</sub> (V<sub>CCA</sub>). - In operating mode, to guarantee proper operation functionality after power-up: - V<sub>DD1</sub> has to be above or equal to V<sub>DD2</sub>. - In power-down: - V<sub>DD2</sub> must be powered down before V<sub>DD1</sub>. Figure 3. Power supply domains Note: Control signals on DIRx and /OEx: Corresponding CMOS logic levels that apply to all control inputs are VILmax = $0.3 \times V_{DD1}$ and VIHmin = $0.7 \times V_{DD1}$ . For a proper operation, connect power to all $V_{DD}$ and ground all GND pins (i.e., no floating $V_{DD}$ or GND pins). Tie all unused inputs to GND. DS6995 - Rev 11 page 4/24 ## 1.3 Pin connections Figure 4. Pin connections Table 2. Pin descriptions | Pin number | Symbol | Name and function | |--------------------------------|------------------|-----------------------------------------------| | 1 | DIR1 | Direction control inputs | | 2, 3, 5, 6, 8, 9, 11, 12 | 1B1 to 1B8 | Side B inputs or 3-state outputs (5 V port) | | 4,10, 15, 21, 28, 34, 39, 45 | V <sub>SS</sub> | Reference voltage to ground | | 7, 18 | V <sub>DD1</sub> | Supply voltage (5 V) | | 13, 14, 16, 17, 19, 20, 22, 23 | 2B1 to 2B8 | Side B inputs or 3-state outputs (5 V port) | | 24 | DIR2 | Direction control inputs | | 25 | nG2 | Output enable inputs (active low) | | 31, 42 | V <sub>DD2</sub> | Supply voltage (3.3 V) | | 47, 46, 44, 43, 41, 40, 38, 37 | 1A1 to 1A8 | Side A inputs or 3-state outputs (3.3 V port) | | 36, 35, 33, 32, 30, 29, 27, 26 | 2A1 to 2A8 | Side A inputs or 3-state outputs (3.3 V port) | | 48 | nG1 | Output enable inputs (active low) | Note: Concerning the RHRAC164245K01V: the upper metallic lid is floating (not connected to any pins); while concerning the RHRAC164245K03V: the upper metallic lid is connected to ground pins. DS6995 - Rev 11 page 5/24 2 kV ## 2 Absolute maximum ratings and operating conditions Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Stresses above the absolute maximum ratings may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. Unless otherwise noted, all voltages are referenced to V<sub>SS</sub>. The limits for the parameters specified in Table 3. Absolute maximum ratings apply over the full specified $V_{DD}$ range and case temperature range of -55 °C to 125 °C. Symbol **Parameter** Value Unit $V_{DD1}$ 5 V supply voltage (1) -0.3 to 7 $V_{DD2}$ 3 V supply voltage $V_{IA}$ DC input voltage range port A $V_{IB}$ DC input voltage range port B -0.3 to $V_{DD1} + 0.3$ V $V_{OA}$ DC output voltage range port A $V_{OB}$ DC output voltage range port B $I_{IA}$ DC input currents port A, anyone input ± 10 mΑ DC input currents port B, anyone input $I_{IB}$ $\mathsf{T}_{\mathsf{stg}}$ -65 to 150 Storage temperature range 300 °C $\mathsf{T}_\mathsf{L}$ Lead temperature (10 s) $T_{\rm J}$ 175 Junction temperature range $R_{thjc}$ °C/W Thermal resistance junction to case (2) 8 Table 3. Absolute maximum ratings **ESD** HBM: human body model (3) In Table 4. Operating conditions, unless otherwise noted, all voltages are referenced to V<sub>SS</sub>. DS6995 - Rev 11 page 6/24 <sup>1.</sup> $V_{DD1}$ must be higher or equal to $V_{DD2}$ ( $V_{DD2}$ higher than $V_{DD1}$ is forbidden). <sup>2.</sup> Short-circuits can cause excessive heating and destructive dissipation. Values are typical. <sup>3.</sup> Human body model: a 100 pF capacitor is charged to the specified voltage, then discharged through a 1.5 kΩ resistor between two pins of the device. This is done for all couples of connected pin combinations while the other pins are floating. **Table 4. Operating conditions** | Symbol | Parameter | Value | Unit | |---------------------------------|--------------------------------------------------------------|--------------------------|--------| | V <sub>DD1</sub> | Supply veltage (1) | 4.5 to 5.5 or 2.3 to 3.6 | | | V <sub>DD2</sub> | Supply voltage (1) | 2.3 to 3.6 or 4.5 to 5.5 | | | | Input voltage on A port | 0 to V <sub>DD2</sub> | V | | VI | Input voltage on B port | 0 to V <sub>DD1</sub> | | | | Input voltage control inputs (OE1, OE2, DIR1, DIR2) | 0 to V <sub>DD1</sub> | | | Vo | Output voltage | 0 to V <sub>DD1</sub> | | | T <sub>op</sub> | Operating temperature | -55 to 125 | °C | | d <sub>t</sub> / d <sub>v</sub> | Input rise and fall time $V_{CC}$ = 3.0, 4.5 or 5.5 $^{(2)}$ | 0 to 8 | ns / V | <sup>1.</sup> $V_{DD1}$ must be higher or equal to $V_{DD2}$ ( $V_{DD2}$ higher than $V_{DD1}$ is forbidden). DS6995 - Rev 11 page 7/24 <sup>2.</sup> Derates system propagation delays by difference in rise time to switch point for $t_r$ or $t_f > 1$ ns/V. ## 3 Electrical characteristics In the table below, $T_{op}$ = -55 °C to 125 °C, $V_{DD1}$ = 4.5 V to 5.5 V, $V_{DD2}$ = 2.7 V to 3.6 V, unless otherwise specified. Each input/output, as applicable, is tested at the specified temperature, for the specified limits, according to the tests specified in TABLE IA from the SMD 5962-98580 DLA Agency Spec. Non-designated output terminals are high-level logic, low-level logic or open, except for all $I_{DD}$ tests, where the output terminals are open. When performing these tests, the current meter must be placed in the circuit so that all current flows through the meter. Table 5. DC specifications | Symbol Parameter | | Dout and House | T4 | Limits | | 11 | |------------------|-----------------------------------------------------------------------------------|----------------|---------------------------------------------------|--------|----------------------|----------| | Symbol | Parameter | Port voltage | Test conditions (V <sub>DD</sub> ) <sup>(1)</sup> | Min. | Max. | Unit | | | | 3.3 V | V <sub>DD1</sub> = 4.5 and 5.5 V | | | | | | Schmitt trigger positive going | 3.3 V | V <sub>DD2</sub> = 2.7 and 3.6 V | | 0.7.1/ | | | | threshold port A | 5.1/ | V <sub>DD1</sub> = 4.5 and 5.5 V | | 0.7 V <sub>DD2</sub> | | | V | | 5 V | V <sub>DD2</sub> = 4.5 and 5.5 V | | | | | $V_{T+}$ | | 221/ | V <sub>DD2</sub> = 2.7 and 3.6 V | | | | | | Schmitt trigger positive going | 3.3 V | V <sub>DD1</sub> = 2.7 and 3.6 V | | 0.7.\/ | | | | threshold port B | 5.1/ | V <sub>DD1</sub> = 4.5 and 5.5 V | | 0.7 V <sub>DD1</sub> | | | | | 5 V | V <sub>DD2</sub> = 2.7 and 3.6 V | | | | | | | 0.01/ | V <sub>DD1</sub> = 4.5 and 5.5 V | | | | | | Schmitt trigger positive going | 3.3 V | V <sub>DD2</sub> = 2.7 and 3.6 V | | 0.234 | | | | threshold port A | 5.1/ | V <sub>DD1</sub> = 4.5 and 5.5 V | | 0.3 V <sub>DD2</sub> | | | | | 5 V | V <sub>DD2</sub> = 4.5 and 5.5 V | | | <b>V</b> | | $V_{T-}$ | | 3.3 V | V <sub>DD2</sub> = 2.7 and 3.6 V | | | V | | | Schmitt trigger positive going | | V <sub>DD1</sub> = 2.7 and 3.6 V | | 0.014 | | | | threshold port B | 5.1/ | V <sub>DD1</sub> = 4.5 and 5.5 V | | 0.3 V <sub>DD1</sub> | | | | | 5 V | V <sub>DD2</sub> = 2.7 and 3.6 V | | | | | | | 0.01/ | V <sub>DD1</sub> = 4.5 and 5.5 V | 0.4 | | | | | Schmitt trigger range of | 3.3 V | V <sub>DD2</sub> = 2.7 and 3.6 V | 0.4 | | | | | hysteresis port A | 5.1/ | V <sub>DD1</sub> = 4.5 and 5.5 V | 0.0 | | | | | | 5 V | V <sub>DD2</sub> = 4.5 and 5.5 V | 0.6 | | | | $V_{H}$ | | 0.01/ | V <sub>DD2</sub> = 2.7 and 3.6 V | 0.4 | | | | | Schmitt trigger range of | 3.3 V | V <sub>DD1</sub> = 2.7 and 3.6 V | 0.4 | | | | | hysteresis port B | 5.V | V <sub>DD1</sub> = 4.5 and 5.5 V | 0.0 | | | | | | 5 V | V <sub>DD2</sub> = 2.7 and 3.6 V | 0.6 | | | | | | 221/ | V <sub>DD1</sub> = 5.5 V | | | | | | Input current high port A (for input under test V <sub>I</sub> = V <sub>DD2</sub> | 3.3 V | V <sub>DD2</sub> = 3.6 V | | | | | I <sub>IH</sub> | other inputs, $V_I = V_{DD2}$ or $V_{SS}$ ) | F.V. | V <sub>DD1</sub> = 5.5 V | | 3 | μA | | | | 5 V | V <sub>DD2</sub> = 5.5 V | | | | DS6995 - Rev 11 page 8/24 | Symbol | Parameter | Port voltage | Test conditions (V <sub>DD</sub> ) <sup>(1)</sup> | Lim | Limits | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------|------|--------|-----| | Symbol | Parameter | Port voltage | rest conditions (VDD) (**) | Min. | Max. | Uni | | | | 0.01/ | V <sub>DD1</sub> = 3.6 V | | | | | I <sub>IH</sub> | Input current high port B (for | 3.3 V | V <sub>DD2</sub> = 3.6 V | | 3 | | | ЧH | input under test $V_I = V_{DD1}$<br>other inputs, $V_I = V_{DD1}$ or $V_{SS}$ | <b>5</b> ) / | V <sub>DD1</sub> = 5.5 V | | _ 3 | | | | | 5 V | V <sub>DD2</sub> = 3.6 V | | | | | | | 0.01/ | V <sub>DD1</sub> = 5.5 V | | | | | | Input current low port A (for input under test V <sub>I</sub> = V <sub>SS</sub> other | 3.3 V | V <sub>DD2</sub> = 3.6 V | | | | | | inputs, $V_1 = V_{DD2}$ or $V_{SS}$ ) | E.V. | V <sub>DD1</sub> = 5.5 V | | | | | L | Input current low port B (for input under test V <sub>I</sub> = V <sub>SS</sub> other inputs, V <sub>I</sub> = V <sub>DD1</sub> or V <sub>SS</sub> ) | 5 V | V <sub>DD2</sub> = 5.5 V | 4 | | | | I <sub>IL</sub> | | 2.2.1/ | V <sub>DD1</sub> = 3.6 V | -1 | | | | | | 3.3 V | V <sub>DD2</sub> = 3.6 V | | | | | | | E.V. | V <sub>DD1</sub> = 5.5 V | | | μA | | | | 5 V | V <sub>DD2</sub> = 3.6 V | | | • | | | Input current cold spare mode<br>port A = port B = 5.5 V = V <sub>I</sub><br>DIRn = 5.5 V, OEn = 5.5 V | | | -1 5 | | | | | Input current cold spare mode port A = port B = 5.5 V = V <sub>I</sub> DIRn = 0V, OEn = 5.5 V | | V -0V | | _ | | | I <sub>CS</sub> | Input current cold spare mode port A = port B = 5.5 V = V <sub>I</sub> DIRn = 5.5 V, OEn = 0 V | | V <sub>DD1</sub> = 0 V | | | | | | Input current cold spare mode port A = port B = 5.5 V = V <sub>I</sub> DIRn = 0 V, OEn = 0 V | nput current cold spare mode<br>port A = port B = 5.5 V = V <sub>I</sub> | | | | | | | | 3.3 V | V <sub>DD1</sub> = 4.5 V | | 0.5 | | | | Low level output voltage port<br>A, I <sub>OL</sub> = 8 mA for all inputs | 3.3 V | V <sub>DD2</sub> = 2.7 V | | 0.5 | | | | affecting output under test, V <sub>I</sub> = V <sub>DD2</sub> or V <sub>SS</sub> | 5 V | V <sub>DD1</sub> = 4.5 V | | 0.4 | | | V | VDD2 51 V33 | 5 V | V <sub>DD2</sub> = 4.5 V | | 0.4 | V | | V <sub>OL1</sub> | | 2.2.1/ | V <sub>DD1</sub> = 2.7 V | | 0.5 | V | | | Low level output voltage port<br>B, I <sub>OL</sub> = 8 mA for all inputs | 3.3 V | V <sub>DD2</sub> = 2.7 V | | 0.5 | | | | affecting output under test, V <sub>I</sub> = V <sub>DD1</sub> or V <sub>SS</sub> | 5 V | V <sub>DD1</sub> = 4.5 V | | 0.4 | | | | 1 001 -1 133 | 3 V | V <sub>DD2</sub> = 2.7 V | | 0.4 | | | | Low level output voltage | 3.3 V | V <sub>DD1</sub> = 4.5 V | | | | | | Low level output voltage | 3.5 V | V <sub>DD2</sub> = 2.7 V | | | | | | Port A, I <sub>OL</sub> = 100 μA for all | <b>5</b> \ <b>7</b> | V <sub>DD1</sub> = 4.5 V | | | | | V <sub>OL2</sub> | inputs affecting output under<br>test, V <sub>I</sub> = V <sub>DD2</sub> or V <sub>SS</sub> | 5 V | V <sub>DD2</sub> = 4.5 V | | | | | | | | V <sub>DD1</sub> = 2.7 V | | 0.2 | V | | | Low level output voltage | 3.3 V | V <sub>DD2</sub> = 2.7 V | | | | | | Port B, I <sub>OL</sub> = 100 μA for all | | V <sub>DD1</sub> = 4.5 V | | | | | | inputs affecting output under test, V <sub>I</sub> = V <sub>DD1</sub> or V <sub>SS</sub> | 5 V | V <sub>DD2</sub> = 2.7 V | | | | DS6995 - Rev 11 page 9/24 | Symbol | Paramoter | Dowt voltoms | Tost conditions (V ) (1) | Limit | Limits | | | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------|-----------------------|--------------------------|------|--| | Symbol | Parameter | Port voltage | Test conditions (V <sub>DD</sub> ) <sup>(1)</sup> | Min. | Max. | Unit | | | | | 0.014 | V <sub>DD1</sub> = 4.5 V | V 00 | | | | | | High level output voltage port<br>A, I <sub>OH</sub> = -8 mA for all inputs | 3.3 V | V <sub>DD2</sub> = 2.7 V | V <sub>DD2</sub> -0.9 | | | | | | affecting output under test, V <sub>I</sub> = V <sub>DD2</sub> or V <sub>SS</sub> | - > / | V <sub>DD1</sub> = 4.5 V | V 0.7 | | | | | | - V <sub>DD2</sub> OI V <sub>SS</sub> | 5 V | V <sub>DD2</sub> = 4.5 V | V <sub>DD2</sub> -0.7 | | | | | V <sub>OH1</sub> | | | V <sub>DD1</sub> = 2.7 V | ., | | | | | | High level output voltage port<br>B, I <sub>OH</sub> = -8 mA for all inputs | 3.3 V | V <sub>DD2</sub> = 2.7 V | V <sub>DD1</sub> -0.9 | | | | | | affecting output under test, V <sub>I</sub> = V <sub>DD1</sub> or V <sub>SS</sub> | | V <sub>DD1</sub> = 4.5 V | V 0.7 | | | | | | - VDD1 OF VSS | 5 V | V <sub>DD2</sub> = 2.7 V | V <sub>DD1</sub> -0.7 | | .,, | | | | | | V <sub>DD1</sub> = 4.5 V | | | V | | | | High level output voltage port A, I <sub>OH</sub> = - 100 μA for all inputs | 3.3 V | V <sub>DD2</sub> = 2.7 V | ., | | | | | | affecting output under test, V <sub>I</sub> | | V <sub>DD1</sub> = 4.5 V | V <sub>DD2</sub> -0.2 | | | | | | = V <sub>DD2</sub> or V <sub>SS</sub> | 5 V | V <sub>DD2</sub> = 4.5 V | • | | | | | V <sub>OH2</sub> | | | V <sub>DD1</sub> = 2.7 V | | | | | | | High level output voltage port B, I <sub>OH</sub> = - 100 µA for all inputs affecting output under test, V <sub>I</sub> | 3.3 V | V <sub>DD2</sub> = 2.7 V | | | - | | | | | | V <sub>DD1</sub> = 4.5 V | V <sub>DD1</sub> -0.2 | | | | | | = V <sub>DD1</sub> or V <sub>SS</sub> | 5 V | V <sub>DD2</sub> = 2.7 V | | | | | | | | | V <sub>DD1</sub> = 4.5 V | | | | | | | Output current (sink) port A, V <sub>I</sub> | 3.3 V | V <sub>DD2</sub> = 2.7 V | | | | | | | | | V <sub>OL</sub> = 0.5 V | | | | | | | | | | | V <sub>DD1</sub> = 4.5 V | | | | | | 5 V | V <sub>DD2</sub> = 4.5 V | 8.0 | | _ | | | | | | V <sub>OL</sub> = 0.4 V | | | | | | I <sub>OL</sub> <sup>(2)</sup> | | | V <sub>DD1</sub> = 2.7 V | | | | | | | | 3.3 V | V <sub>DD2</sub> = 2.7 V | | | | | | | Output current (sink) port B, V <sub>I</sub> | | V <sub>OL</sub> = 0.5 V | | | | | | | = V <sub>SS</sub> | | V <sub>DD1</sub> = 4.5 V | | | | | | | | 5 V | V <sub>DD2</sub> = 2.7 V | | | mA | | | | | | V <sub>OL</sub> = 0.4 V | | | | | | | | | V <sub>DD1</sub> = 4.5 V | | | | | | | | 3.3 V | V <sub>DD2</sub> = 2.7 V | | | | | | | Output current (source) port A, | | V <sub>OH</sub> = V <sub>DD2</sub> -0.9 V | | | | | | | $V_1 = V_{DD2}$ or $V_{SS}$ | | V <sub>DD1</sub> = 4.5 V | | | | | | I <sub>OH</sub> <sup>(3)</sup> | | 5 V | V <sub>DD2</sub> = 4.5 V | -8.0 | | | | | 011 | | | V <sub>OH</sub> = V <sub>DD2</sub> -0.7 V | | | | | | | | | V <sub>DD1</sub> = 2.7 V | | | | | | | Output current (source) port B, | 3 V | V <sub>DD2</sub> = 2.7 V | | | | | | | $V_1 = V_{DD2}$ or $V_{SS}$ | | V <sub>OH</sub> = V <sub>DD2</sub> -0.9 V | | | | | DS6995 - Rev 11 page 10/24 | Completed | Barrara I | Doutsselfour | Took conditions (M ) (1) | Limits | | 1124 | | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------------------|--------------------------|--------------------------|-------|----| | Symbol | Parameter | Port voltage | Test conditions (V <sub>DD</sub> ) <sup>(1)</sup> | Min. | Max. | Unit | | | | | | V <sub>DD1</sub> = 4.5 V | | | | | | I <sub>OH</sub> <sup>(3)</sup> | Output current (source) port B,<br>V <sub>I</sub> = V <sub>DD2</sub> or V <sub>SS</sub> | 5 V | V <sub>DD2</sub> = 2.7 V | -8.0 | | mA | | | | 332 33 | | V <sub>OH</sub> = V <sub>DD2</sub> -0.7 V | | | | | | | Three-state output leakage | | V <sub>DD1</sub> = 5.5 V | | | | | | | current high port A, for input | | V <sub>DD2</sub> = 3.6 V | | | | | | | under test, $V_I = V_{DD2}$ other inputs, $V_O = V_{DD2} V_I = V_{DD2}$ or $V_{SS}$ | 3.3 V | V <sub>DD1</sub> = 5.5 V | | | | | | | | | V <sub>DD2</sub> = 5.5 V | | | | | | I <sub>OZH</sub> | Three-state output leakage | | V <sub>DD1</sub> = 3.6 V | | 3.0 | μA | | | | current high port B, for input | 3.3 V | V <sub>DD2</sub> = 3.6 V | | | | | | | under test, $V_I = V_{DD1}$ other inputs, $V_O = V_{DD1} V_I = V_{DD1}$ | | V <sub>DD1</sub> = 5.5 V | | | | | | | or V <sub>SS</sub> | 5 V | V <sub>DD2</sub> = 3.6 V | | | | | | | Three-state output leakage | | V <sub>DD1</sub> = 5.5 V | | | | | | | current low port A, for input | 3.3 V | V <sub>DD2</sub> = 3.6 V | | | | | | | under test, $V_I = V_{SS}$ other inputs, $V_O = V_{SS} V_I = V_{DD2}$ or $V_{SS}$ | | V <sub>DD1</sub> = 5.5 V | | | | | | | | V <sub>SS</sub> | | V <sub>D</sub> | V <sub>DD2</sub> = 5.5 V | | | | I <sub>OZL</sub> | Three-state output leakage current low port B, for input under test, V <sub>I</sub> = V <sub>SS</sub> other inputs, V <sub>O</sub> = V <sub>SS</sub> V <sub>I</sub> = V <sub>DD1</sub> or | Three-state output leakage | | V <sub>DD1</sub> = 3.6 V | -1.0 | | μA | | | | 3.3 V | V <sub>DD2</sub> = 3.6 V | | | - | | | | | | | V <sub>DD1</sub> = 5.5 V | | | | | | V <sub>SS</sub> | 5 V | V <sub>DD2</sub> = 3.6 V | | | - | | | | | | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | Short-circuit output current | 3.3 V | V <sub>DD2</sub> = 2.7 to 3.6 V | -100<br>-200 | 100 | | | | | port A, V <sub>O</sub> = V <sub>DD2</sub> or V <sub>SS</sub> | | V <sub>DD1</sub> = 4.5 to 5.5 V | | -200 200 | | | | - 40 | | 5 V | V <sub>DD2</sub> = 4.5 to 5.5 V | | | | | | $I_{OS}^{(4)}$ | | | V <sub>DD1</sub> = 2.7 to 3.3 V | | | mA | | | | Short-circuit output current | 3.3 V | V <sub>DD2</sub> = 2.7 to 3.6 V | -100 | 100 | | | | | port B, V <sub>O</sub> = V <sub>DD1</sub> or V <sub>SS</sub> | | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | 5 V | V <sub>DD2</sub> = 2.7 to 3.6 V | -200 | 200 | | | | | | | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | Power dissipation, port A, C <sub>L</sub> | 3.3 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | 1.5 | | | | | = 50 pF per switching output | | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | P <sub>D</sub> <sup>(5)</sup> | | 5 V | V <sub>DD2</sub> = 4.5 to 5.5 V | | 2.0 | | | | | | | V <sub>DD1</sub> = 2.7 to 3.3 V | | | mW/MH | | | | Power dissipation, port B, C <sub>L</sub> | 3.3 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | 1.5 | | | | | = 50 pF per switching output | | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | 5 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | 2.0 | | | | | Quiescent supply current port | | V <sub>DD1</sub> = 5.5 V at 25 °C | | | | | | $I_{DDQ}$ | $A, V_1 = V_{DD2}$ or $V_{SS}$ | 5 V | V <sub>DD2</sub> = 5.5 V at 25 °C | | 10 | μA | | DS6995 - Rev 11 page 11/24 | Cumbal | Davamatav | Port voltage | Test conditions (V) (1) | Limits | | - Unit | | | | | | | | | | | | | |------------------|---------------------------------------------------------|--------------|-----------------------------------------------------|--------|------|--------|-----|-----|-----|-----|-----|-----|------------|-----|-------------------------------------------|--|-----|--| | Symbol | Symbol Parameter Port | | Test conditions (V <sub>DD</sub> ) <sup>(1)</sup> | Min. | Max. | Unit | | | | | | | | | | | | | | | Quiescent supply current port | 5 V | V <sub>DD1</sub> = 5.5 V at -55 to 125 °C | | 100 | | | | | | | | | | | | | | | | A, $V_1 = V_{DD2}$ or $V_{SS}$ | 3 V | V <sub>DD2</sub> = 5.5 V at -55 to 125 °C | | 100 | | | | | | | | | | | | | | | I <sub>DDQ</sub> | | | V <sub>DD1</sub> = 5.5 V at 25 °C | | | μA | | | | | | | | | | | | | | יטטע | Quiescent supply current port | 5 V | V <sub>DD2</sub> = 5.5 V at 25 °C | | 10 | , PA | | | | | | | | | | | | | | | B, $V_I = V_{DD1}$ or $V_{SS}$ | 3 V | 3 V | 3 V | 3 V | 3 V | 3 V | 3 V | 3 V | 3 V | J V | 3 V | 3 <b>v</b> | 3 V | V <sub>DD1</sub> = 5.5 V at -55 to 125 °C | | 400 | | | | | | V <sub>DD2</sub> = 5.5 V at -55 to 125 °C | | 100 | | | | | | | | | | | | | | | C <sub>I</sub> | Input capacitance | | f = 1 MHz V <sub>DD1</sub> = V <sub>DD2</sub> = 0 V | | 45 | | | | | | | | | | | | | | | Co | Output capacitance | | f = 1 MHz V <sub>DD1</sub> = V <sub>DD2</sub> = 0 V | | 15 | pF | | | | | | | | | | | | | | (6) | Functional test V <sub>IH</sub> = 0.7 V <sub>DD</sub> , | | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | | | | | | | | | | (0) | $V_{IL} = 0.3 V_{DD}$ | | V <sub>DD2</sub> = 2.7 to 3.6 V | L | Н | | | | | | | | | | | | | | - 1. This device requires both $V_{DD1}$ and $V_{DD2}$ power supplies for operation. The power supply is indicated and followed by the voltage to which the power supply is set to the given test. - 2. This parameter is supplied as a design limit but not guaranteed or tested. - 3. Power does not include power contribution of any CMOS output sink current. - 4. No more than one output should be shorted at a time for a maximum duration of one second. - 5. Power dissipation specified per switching output. - 6. Tests must be performed in sequence and include attribute data only. Functional tests should include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table must, at the minimum, test all the functions of each input and output. All possible input to output logic patterns per function should be guaranteed, if not tested, to Table 1. Function table. Functional tests are performed in sequence as approved by the qualifying activity on qualified devices. Functional tests are in accordance with MIL-STD-883 with the following input test conditions: V<sub>IH</sub> = V<sub>IH</sub>(min + 20%, -0%); V<sub>IL</sub> = V<sub>IL</sub>(max + 0%, -50%), as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices are guaranteed to V<sub>IH</sub>(min) and V<sub>IL</sub>(max). In the table below, data are guaranteed by design but, not tested. Table 6. AC electrical characteristics | Complete al | Downworks w | meter Port voltage | Test condition (V) | Limits | | I I mid | | | |------------------|--------------------------------------------------------------------------|------------------------------|-----------------------------------|--------|---------------------------------|---------|----|--| | Symbol | Parameter | | Test condition (V <sub>DD</sub> ) | Min. | Max. | Unit | | | | | | Dort A = 2.2 \ | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | | Port A = 3.3 V, Port B = 5 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | 00 | | | | | | Propagation delay time, data to | Deat A. Deat D. 0.037 | V <sub>DD1</sub> = 2.7 to 3.6 V | | 20 | | | | | t <sub>PLH</sub> | bus (active low) C <sub>L</sub> = 50 pF | Port A = Port B = 3.3 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | | | | | | | | Port A = Port B = 5 V | V <sub>DD1</sub> = 4.5 to 5.5 V | | 15 | | | | | | | | V <sub>DD2</sub> = 4.5 to 5.5 V | | | | | | | | | D (A 00)/ D (D 5)/ | V <sub>DD1</sub> = 4.5 to 5.5 V | 1.0 | | ns | | | | | | Port A = 3.3 V, Port B = 5 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | | | | | | | Propagation delay time, data to bus (active high) C <sub>L</sub> = 50 pF | D (A D (D 00)) | V <sub>DD1</sub> = 2.7 to 3.6 V | | 20 | | | | | t <sub>PHL</sub> | | Port A = Port B = 3.3 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | | | | | | | | Deat A. Deat D. E.V. | V <sub>DD1</sub> = 4.5 to 5.5 V | | 45 | | | | | | | Port A = Port B = 5 V | | | V <sub>DD2</sub> = 4.5 to 5.5 V | | 15 | | DS6995 - Rev 11 page 12/24 | Symbol | Porometer | Bord and Marine | Test condition (V <sub>DD</sub> ) | Li | Limits | | | |------------------|-------------------------------------------------------------------------|------------------------------|-------------------------------------------|------|--------|------|--| | Symbol | Parameter | Port voltage | rest condition (v <sub>DD</sub> ) | Min. | Max. | Unit | | | | | Port A = 3.3 V, Port B = 5 V | $V_{DD1} = 4.5 \text{ to } 5.5 \text{ V}$ | | 10 | | | | | _ | POIL A = 3.3 V, POIL B = 5 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | 18 | | | | t | Propagation delay time, output enable, OEn to bus (active | Port A = Port B = 3.3 V | $V_{DD1}$ = 2.7 to 3.6 V | | 18 | | | | t <sub>PZL</sub> | low), C <sub>L</sub> = 50 pF | POIL A - POIL B - 3.3 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | 10 | | | | | | Dort A = Dort D = 5 V | V <sub>DD1</sub> = 4.5 to 5.5 V | | 12 | | | | | | Port A = Port B = 5 V | V <sub>DD2</sub> = 4.5 to 5.5 V | | 12 | | | | | | Dort A = 2.2 \ | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | Port A = 3.3 V, Port B = 5 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | 40 | | | | | Propagation delay time, output | Dord A - Dord D - 2.23/ | V <sub>DD1</sub> = 2.7 to 3.6 V | 1.0 | 18 | ns | | | t <sub>PZH</sub> | enable, OEn to bus (active high), C <sub>L</sub> = 50 pF | Port A = Port B = 3.3 V | V <sub>DD2</sub> = 2.7 to 3.6 V | 1.0 | | 113 | | | | | D (A D (D 5)) | V <sub>DD1</sub> = 4.5 to 5.5 V | | 40 | | | | | | Port A = Port B = 5 V | V <sub>DD2</sub> = 4.5 to 5.5 V | | 12 | | | | | | 5 | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | Port A = 3.3 V, Port B = 5 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | | | | | | Propagation delay time, output | 5 / 1 5 / 5 00 / | V <sub>DD1</sub> = 2.7 to 3.6 V | - | 20 | | | | t <sub>PLZ</sub> | disable, $\overline{OEn}$ to bus (low impedance), $C_L = 50 \text{ pF}$ | Port A = Port B = 3.3 V | V <sub>DD2</sub> = 2.7 to 3.6 V | | 15 | | | | | | 5 / 5 / 5 - 5 / | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | Port A = Port B = 5 V | V <sub>DD2</sub> = 4.5 to 5.5 V | | 15 | | | | | | | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | Port A = 3.3 V, Port B = 5 V | V <sub>DD2</sub> = 2.7 to 3.3 V | | 40 | | | | | Propagation delay time, output | 5 / 1 5 / 5 6 6 7 | V <sub>DD1</sub> = 2.7 to 3.3 V | - | 18 | | | | t <sub>PHZ</sub> | disable, OEn to bus (high impedance), C <sub>L</sub> = 50 pF | Port A = Port B = 3.3 V | V <sub>DD2</sub> = 2.7 to 3.3 V | | - | | | | | | 5 / 5 / 5 - 5 / | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | Port A = Port B = 5 V | V <sub>DD2</sub> = 4.5 to 5.5 V | | 12 | | | | | | | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | Port A = 3.3 V, Port B = 5 V | V <sub>DD2</sub> = 2.7 to 3.3 V | | 40 | | | | | Propagation delay time, output | | V <sub>DD1</sub> = 2.7 to 3.3 V | | 18 | | | | $t_{PZL}$ | enable, DIRn to bus (active low), C <sub>L</sub> = 50 pF | Port A = Port B = 3.3 V | V <sub>DD2</sub> = 2.7 to 3.3 V | 1.0 | | ns | | | | | | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | Port A = Port B = 5 V | V <sub>DD2</sub> = 4.5 to 5.5 V | | 12 | | | | | | <b>.</b> | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | Port A = 3.3 V, Port B = 5 V | V <sub>DD2</sub> = 2.7 to 3.3 V | | | | | | | Propagation delay time, output | | V <sub>DD1</sub> = 2.7 to 3.3 V | | 18 | | | | t <sub>PZH</sub> | enable, DIRn to bus (active high), C <sub>L</sub> = 50 pF | Port A = Port B = 3.3 V | V <sub>DD2</sub> = 2.7 to 3.3 V | | | | | | | | | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | Port A = Port B = 5 V | V <sub>DD2</sub> = 4.5 to 5.5 V | | 12 | | | DS6995 - Rev 11 page 13/24 | Cumbal | Downworks w | arameter Port voltage T | Test condition (V) | Li | imits | l lait | | |------------------|---------------------------------------------------------------------------------------------|------------------------------|-----------------------------------|---------------------------------|-------|--------|--| | Symbol | Parameter | | Test condition (V <sub>DD</sub> ) | Min. | Max. | Unit | | | | | Dart A COM Dart D EN | V <sub>DD1</sub> = 4.5 to 5.5 V | | | | | | | | Port A = 3.3 V, Port B = 5 V | V <sub>DD2</sub> = 2.7 to 3.3 V | | 00 | | | | | Propagation delay time, output disable, DIRn to bus (low | Dord A - Dord D - 2.23/ | V <sub>DD1</sub> = 2.7 to 3.3 V | | 20 | | | | t <sub>PLZ</sub> | impedance), C <sub>L</sub> =50 pF | Port A = Port B = 3.3 V | $V_{DD2}$ = 2.7 to 3.3 V | | | | | | | | | Dort A - Dort D - 5 V | V <sub>DD1</sub> = 4.5 to 5.5 V | | 45 | | | | | Port A = Port B = 5 V | V <sub>DD2</sub> = 4.5 to 5.5 V | 1.0 | 15 | ns | | | | | Dort A = 2.2 V Dort D = 5.V | V <sub>DD1</sub> = 4.5 to 5.5 V | 1.0 | | 110 | | | | | Port A = 3.3 V, Port B = 5 V | $V_{DD2}$ = 2.7 to 3.3 V | | 20 | | | | <b>+</b> | Propagation delay time, output disable, DIRn to bus (high impedance), C <sub>L</sub> =50 pF | Port A = Port B = 3.3 V | V <sub>DD1</sub> = 2.7 to 3.3 V | | 20 | | | | t <sub>PHZ</sub> | | POIL A = POIL B = 3.3 V | $V_{DD2}$ = 2.7 to 3.3 V | | | | | | | | Port A = Port B = 5 V | V <sub>DD1</sub> = 4.5 to 5.5 V | | 15 | | | | | | | V <sub>DD2</sub> = 4.5 to 5.5 V | | 15 | | | DS6995 - Rev 11 page 14/24 ## 4 Radiations #### Total dose (MIL-STD-883 TM 1019): The products guaranteed in radiation within the RHA QML-V system fully comply with the MIL-STD-883 TM 1019 specifications. The 54AC164245 is RHA QML-V, tested and characterized in full compliance with the MIL-STD-883 specifications, between 50 and 300 rad/s only (full CMOS technology). All parameters, provided in Table 5. DC specifications and Table 6. AC electrical characteristics, apply to both preand post-irradiation, as follows: - All tests are performed in accordance with MIL-PRF-38535 and test method 1019 of MIL-STD-883 for total ionizing dose (TID) - The initial characterization is performed in qualification only on both biased and unbiased parts - Each wafer lot is tested at high dose rate only, in the worst bias case condition, based on the results obtained during the initial qualification #### **Heavy-ions** The behavior of the product when submitted to heavy-ions is not tested in production. Heavy-ion trials are performed on qualification lots only. | Table 7. F | Radiation | |------------|-----------| |------------|-----------| | Туре | Characteristics | Value | Unit | |--------------------|----------------------------------------------------------------------------------------------------------------------------------|-------|------------| | TID <sup>(1)</sup> | Total ionizing dose, high-dose rate (50 - 300 rad/s) up to: | 100 | krad | | Heavy-ions | SEL <sup>(2)</sup> immune up to: (with a particle angle of 60 ° at 125 °C and a fluence of 1x10 <sup>7</sup> n/cm <sup>2</sup> ) | 110 | | | | SEL immune up to: (with a particle angle of 0 ° at 125 °C and a fluence of 1x10 <sup>7</sup> n/cm <sup>2</sup> ) | 55 | MeV.cm²/mg | | | SET <sup>(3)</sup> immune up to:<br>(at 25 °C, and a fluence of 1x10 <sup>6</sup> n/cm <sup>2</sup> ) | 64 | | - 1. A total ionizing dose (TID) of 100 krad(Si) is equivalent to $1x10^3$ Gy(Si), (1 gray = 100 rad). - 2. SEL: single event latch-up. - 3. SET: single event transient DS6995 - Rev 11 page 15/24 ## 5 Test circuit Figure 5. Test circuit 1. $C_L$ = 50 pF or equivalent (includes jig and probe capacitance), $R_T$ = $Z_{OUT}$ of pulse generator (typically 50 $\Omega$ ), $V_{REF}$ = 0.5 $V_{DD}$ . $I_{SRC}$ is set to -1.0 mA and $I_{SNK}$ is set to 1.0 mA for $t_{PHL}$ and $t_{PLH}$ measurements. Input signal from pulse generator: $V_I$ = 0.0 V to $V_{DD}$ ; f = 10 MHz; $t_r$ = 1.0 V/ns "0.3 V/ns; $t_f$ = 1.0 V/ns "0.3 V/ns; $t_r$ and $t_f$ are measured from 0.1 $V_{DD}$ to 0.9 $V_{DD}$ and from 0.9 $V_{DD}$ to 0.1 $V_{DD}$ respectively. Figure 6. Waveform 1: propagation delay DS6995 - Rev 11 page 16/24 Figure 7. Waveform 2: enable and disable times (port A = port B, 5 V operation) Figure 8. Waveform 3: enable and disable times (port A = port B, 3.3 V operation) DS6995 - Rev 11 page 17/24 Figure 9. Waveform 4: enable and disable times (port A = 3.3 V, port B = 5 V) DS6995 - Rev 11 page 18/24 # 6 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ## 6.1 Ceramic Flat-48 package information (N-2 places) Pin 1 identifier (N-2 places) (N places) (A places) Figure 10. Ceramic Flat-48 package outline Table 8. Ceramic Flat-48 mechanical data | | Dimensions | | | | | | | | |------|------------|-------|-------|--------|-------|-------|--|--| | Ref. | | mm | | Inches | | | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | Α | 2.18 | 2.47 | 2.72 | 0.086 | 0.097 | 0.107 | | | | b | 0.20 | 0.254 | 0.30 | 0.008 | 0.010 | 0.012 | | | | С | 0.12 | 0.15 | 0.18 | 0.005 | 0.006 | 0.007 | | | | D | 15.57 | 15.75 | 15.92 | 0.613 | 0.620 | 0.627 | | | | E | 9.52 | 9.65 | 9.78 | 0.375 | 0.380 | 0.385 | | | | E2 | 6.22 | 6.35 | 6.48 | 0.245 | 0.250 | 0.255 | | | | E3 | 1.52 | 1.65 | 1.78 | 0.060 | 0.065 | 0.070 | | | | е | | 0.635 | | | 0.025 | | | | | f | | 0.20 | | | 0.008 | | | | | L | 6.85 | 8.38 | 9.40 | 0.270 | 0.330 | 0.370 | | | | Q | 0.66 | 0.79 | 0.92 | 0.026 | 0.031 | 0.036 | | | | S1 | 0.25 | 0.43 | 0.61 | 0.010 | 0.017 | 0.024 | | | DS6995 - Rev 11 page 19/24 # 7 Ordering information Table 9. Order code | Order code | SMD | Quality<br>level | Lid | Mass | Package | Lead<br>finish | Marking <sup>(1)</sup> | Packing | |-----------------|-----------------|------------------|---------------------|-------|---------|----------------|------------------------|-----------------------| | RHRAC164245K1 | - | Engin.<br>model | - | | | | RHRAC164245K1 | | | RHRAC164245K01V | 5962R9858008VYC | QML-V<br>flight | Floating | 1.5 g | Flat-48 | Gold | 5962R9858008VYC | Conductive strip pack | | RHRAC164245K03V | 5962R9858008VZC | | Internally grounded | | | | 5962R9858008VZC | | - 1. Specific marking only. Complete marking includes the following: - ST logo - Date code (date the package was sealed) in YYWWA (year, week, and lot index of week) - Country of origin (FR = France) Note: Contact your ST sales office for information about the specific conditions for products in die form. DS6995 - Rev 11 page 20/24 ## 8 Other information #### Date code: The date code is structured as engineering model: EM xyywwz Where: x = 3 (EM only), assembly location Rennes (France) yy = last two digits of the year ww = week digits z = lot index of the week #### **Product documentation** Each product shipment includes a set of associated documentation within the shipment box. This documentation depends on the quality level of the products, as detailed in the table below. The certificate of conformance is provided on paper whatever the quality level. For QML parts, complete documentation, including the certificate of conformance, is provided on a CDROM. **Table 10. Product documentation** | Quality level | Item | | | | | | |------------------------|--------------------------------------------------------|--|--|--|--|--| | | Certificate of conformance including : | | | | | | | | Customer name | | | | | | | | Customer purchase order number | | | | | | | | ST sales order number and item | | | | | | | En sin a sein susa dal | ST part number | | | | | | | Engineering model | Quantity delivered | | | | | | | | Date code | | | | | | | | Reference to ST datasheet | | | | | | | | Reference to TN1181 on engineering models | | | | | | | | ST Rennes assembly lot ID | | | | | | | | Certificate of Conformance including: | | | | | | | | Customer name | | | | | | | | Customer purchase order number | | | | | | | | ST sales order number and item | | | | | | | | ST part number | | | | | | | | Quantity delivered | | | | | | | | Date code | | | | | | | | Serial numbers | | | | | | | | Group C reference | | | | | | | QML-V Flight | Group D reference | | | | | | | | Reference to the applicable SMD | | | | | | | | ST Rennes assembly lot ID | | | | | | | | Quality control inspection (groups A, B, C, D, E) | | | | | | | | Screening electrical data in/out summary | | | | | | | | Precap report | | | | | | | | PIND (particle impact noise detection) test | | | | | | | | SEM (scanning electronic microscope) inspection report | | | | | | | | X-ray plates | | | | | | | | 7. Tay plates | | | | | | DS6995 - Rev 11 page 21/24 ## **Revision history** **Table 11. Document revision history** | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23-Sep-2011 | 1 | Initial release. | | 06-Apr-2012 | 2 | Added Pin 4 description to Table 3: "pin descriptions". | | | | Minor changes to layout | | | 3 | Features: removed "Bus hold" | | 29-Aug-2013 | | Table 1: updated order codes, quality level, and EPPL data. | | | | Table 10: "Order codes": updated order codes and description data. | | | | Added Section 8: "Other information" | | 28-Apr-2014 | 4 | Table 11: "Documentation provided for ESCC flight": removed documentation for engineering model (there is none). | | | | Updated disclaimer | | 27-Jul-2015 | 5 | Table 4: "Absolute maximum ratings": removed $R_{thja}$ and updated $R_{thjc}$ information respectively. | | 14-Sep-2016 | 6 | Table 1: updated "RHFAC164245K1" with "RHRAC164245K1" and "RHFAC164245K01V" with "RHRAC164245K01V". | | | | Table 10: "Order codes": updated "RHFAC164245K1" with "RHRAC164245K1". | | 12-Jan-2017 | 7 | Updated Section 1.1: "Cold spare" Updated Section 1.2: "Power-up" Table 4: "Absolute maximum ratings": updated VDD1/VDD2 value and updated footnote 1. Table 5: "Operating conditions": added footnote 1 | | 16-May-2017 | 8 | Updated Section 1.2: "Power-up" and footnote 1 in Table 5: "Operating conditions". | | 24 May 2040 | 9 | Updated Section 1.2 Power-up, Section 7 Ordering information. | | 31-May-2018 | | Updated Table 4. Operating conditions. | | | | Updated features and description in cover page. | | 11-Dec-2018 | 10 | Updated Section 1.3 Pin connections, Section 4 Radiations, Table 9. Order code. | | | | Added Section 8 Other information. | | 21-Sep-2021 | 11 | Updated Section 1.2 Power-up and operating. | DS6995 - Rev 11 page 22/24 ## **Contents** | 1 | Fun | Functional description | | | | | |----|--------|-------------------------------------------------|----|--|--|--| | | 1.1 | Cold spare | 3 | | | | | | 1.2 | Power-up and operating | 4 | | | | | | 1.3 | Pin connections | 5 | | | | | 2 | Abs | solute maximum ratings and operating conditions | 6 | | | | | 3 | Elec | ctrical characteristics | 8 | | | | | 4 | Rad | diations | 15 | | | | | 5 | Tes | t circuit | 16 | | | | | 6 | Pac | Package information | | | | | | | 6.1 | Ceramic Flat-48 package information | 19 | | | | | 7 | Ord | lering information | 20 | | | | | 8 | Oth | er information | 21 | | | | | Re | vision | history | | | | | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2021 STMicroelectronics - All rights reserved DS6995 - Rev 11 page 24/24