







SN5400, SN54LS00, SN54S00 SN7400, SN74LS00, SN74S00

SDLS025D - DECEMBER 1983-REVISED MAY 2017

# SNx400, SNx4LS00, and SNx4S00 Quadruple 2-Input Positive-NAND Gates

#### Features 1

Texas

Package Options Include:

INSTRUMENTS

- Plastic Small-Outline (D, NS, PS)
- Shrink Small-Outline (DB)
- Ceramic Flat (W)
- Ceramic Chip Carriers (FK)
- Standard Plastic (N)
- Ceramic (J)
- Also Available as Dual 2-Input Positive-NAND ٠ Gate in Small-Outline (PS) Package
- Inputs Are TTL Compliant;  $V_{IH} = 2 V$  and  $V_{II} = 0.8 V$
- Inputs Can Accept 3.3-V or 2.5-V Logic Inputs
- SN5400, SN54LS00, and SN54S00 are Characterized For Operation Over the Full Military Temperature Range of -55°C to 125°C

#### Applications 2

- **AV Receivers** •
- Portable Audio Docks
- **Blu-Ray Players**
- Home Theater
- MP3 Players or Recorders
- Personal Digital Assistants (PDAs)

# **3** Description

The SNx4xx00 devices contain four independent, 2-input NAND gates. The devices perform the Boolean function  $Y = \overline{A \cdot B}$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

| Device Information <sup>(1)</sup>     |           |                    |  |  |  |  |
|---------------------------------------|-----------|--------------------|--|--|--|--|
| PART NUMBER                           | PACKAGE   | BODY SIZE (NOM)    |  |  |  |  |
| SN74LS00DB                            | SSOP (14) | 6.20 mm × 5.30 mm  |  |  |  |  |
| SN7400D,<br>SN74LS00D,<br>SN74S00D    | SOIC (14) | 8.65 mm × 3.91 mm  |  |  |  |  |
| SN74LS00NSR                           | PDIP (14) | 19.30 × 6.35 mm    |  |  |  |  |
| SNJ5400J,<br>SNJ54LS00J,<br>SNJ54S00J | CDIP (14) | 19.56 mm × 6.67 mm |  |  |  |  |
| SNJ5400W,<br>SNJ54LS00W,<br>SNJ54S00W | CFP (14)  | 9.21 mm × 5.97 mm  |  |  |  |  |
| SN54LS00FK,<br>SN54S00FK              | LCCC (20) | 8.89 mm × 8.89 mm  |  |  |  |  |
| SN7400NS,<br>SN74LS00NS,<br>SN74S00NS | SO (14)   | 10.30 mm × 5.30 mm |  |  |  |  |
| SN7400PS,<br>SN74LS00PS               | SO (8)    | 6.20 mm × 5.30 mm  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram, Each Gate (Positive Logic)





**ISTRUMENTS** 

EXAS

# **Table of Contents**

| 1 | Feat | ures 1                                                       |
|---|------|--------------------------------------------------------------|
| 2 | Арр  | lications1                                                   |
| 3 | Des  | cription1                                                    |
| 4 | Revi | sion History2                                                |
| 5 |      | Configuration and Functions 3                                |
| 6 |      | cifications                                                  |
|   | 6.1  | Absolute Maximum Ratings 4                                   |
|   | 6.2  | ESD Ratings: SN74LS00 4                                      |
|   | 6.3  | Recommended Operating Conditions 4                           |
|   | 6.4  | Thermal Information 6                                        |
|   | 6.5  | Electrical Characteristics: SNx400 6                         |
|   | 6.6  | Electrical Characteristics: SNx4LS00 6                       |
|   | 6.7  | Electrical Characteristics: SNx4S00 6                        |
|   | 6.8  | Switching Characteristics: SNx400 7                          |
|   | 6.9  | Switching Characteristics: SNx4LS007                         |
|   | 6.10 | Switching Characteristics: SNx4S007                          |
|   | 6.11 | Typical Characteristics 8                                    |
| 7 | Para | meter Measurement Information                                |
|   | 7.1  | Propagation Delays, Setup and Hold Times, and<br>Pulse Width |
| 8 | Deta | iled Description 10                                          |

|    | 8.1  | Overview 10                                        |
|----|------|----------------------------------------------------|
|    | 8.2  | Functional Block Diagram 10                        |
|    | 8.3  | Feature Description 10                             |
|    | 8.4  | Device Functional Modes 10                         |
| 9  | App  | lication and Implementation 11                     |
|    | 9.1  | Application Information 11                         |
|    | 9.2  | Typical Application 11                             |
| 10 | Pow  | ver Supply Recommendations 12                      |
| 11 | Lay  | out 13                                             |
|    | 11.1 | Layout Guidelines 13                               |
|    | 11.2 | Layout Example 13                                  |
| 12 | Dev  | ice and Documentation Support 14                   |
|    | 12.1 | Documentation Support 14                           |
|    | 12.2 | Related Links 14                                   |
|    | 12.3 | Receiving Notification of Documentation Updates 14 |
|    | 12.4 | Community Resources 14                             |
|    | 12.5 | Trademarks 14                                      |
|    | 12.6 |                                                    |
|    | 12.7 | Glossary14                                         |
| 13 | Mec  | hanical, Packaging, and Orderable                  |
|    | Info | mation 15                                          |
|    |      |                                                    |

### **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision C (November 2016) to Revision D |                                                                                |   |  |
|-------------------------------------------------------|--------------------------------------------------------------------------------|---|--|
| •                                                     | Changed Typical Application Diagram see Application and Implementation section | 1 |  |

#### Changes from Revision B (October 2003) to Revision C

| • | Adda 200 Adingo abio, Foldaro Dobinpion dobion, Dovido Fandional modol, Application and implementation                                                                                                                             |   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|   | Power Supply Recommendations section, Layout section, Device and Documentation Support section, and<br>Mechanical, Packaging, and Orderable Information section.                                                                   | 1 |
| • | Changed Ordering Information table to Device Comparison Table; see Package Option Addendum at the end of the data sheet                                                                                                            | 1 |
| • | Changed Package thermal impedance, R <sub>0JA</sub> , values in <i>Thermal Information</i> table From: 86°C/W To: 90.9°C/W (D), From: 96°C/W To: 102.8°C/W (DB), From: 80°C/W To: 54.8°C/W (N), and From: 76°C/W To: 89.7°C/W (NS) | 6 |

Product Folder Links: SN5400 SN54LS00 SN54S00 SN7400 SN74LS00 SN74S00

2

Page



## 5 Pin Configuration and Functions

SN5400 J, SN54xx00 J and W, SN74x00 D, N, and NS, or SN74LS00 D, DB, N, and NS Packages 14-Pin CDIP, CFP, SOIC, PDIP, SO, or SSOP Top View



Not to scale

SN74xx00 PS Package 18-Pin SO **Top View** Ο 1A 14 ]4Y 1 1B 2 13 4B 3 ] 4A 1Y 12 ] GND 11 Vccl 4 2Y 3B 5 10 2A 6 3A 9 2B ] 3Y 7 8 Not to scale



#### Pin Functions

|      |                                    | PIN              |                 |      |     |               |
|------|------------------------------------|------------------|-----------------|------|-----|---------------|
| NAME | CDIP, CFP, SOIC,<br>PDIP, SO, SSOP | SO<br>(SN74xx00) | CFP<br>(SN5400) | LCCC | I/O | DESCRIPTION   |
| 1A   | 1                                  | 1                | 1               | 2    | I   | Gate 1 input  |
| 1B   | 2                                  | 2                | 2               | 3    | I   | Gate 1 input  |
| 1Y   | 3                                  | 3                | 3               | 4    | 0   | Gate 1 output |
| 2A   | 4                                  | 6                | 6               | 6    | I   | Gate 2 input  |
| 2B   | 5                                  | 7                | 7               | 8    | I   | Gate 2 input  |
| 2Y   | 6                                  | 5                | 5               | 9    | 0   | Gate 2 output |
| ЗA   | 10                                 | —                | 9               | 13   | I   | Gate 3 input  |
| 3B   | 9                                  | _                | 10              | 14   | I   | Gate 3 input  |

Copyright © 1983–2017, Texas Instruments Incorporated

Product Folder Links: SN5400 SN54LS00 SN54S00 SN7400 SN74LS00 SN74S00

TEXAS INSTRUMENTS

www.ti.com

#### Pin Functions (continued)

|                 | PIN                                |                  |                 |                        |     |               |
|-----------------|------------------------------------|------------------|-----------------|------------------------|-----|---------------|
| NAME            | CDIP, CFP, SOIC,<br>PDIP, SO, SSOP | SO<br>(SN74xx00) | CFP<br>(SN5400) | LCCC                   | I/O | DESCRIPTION   |
| 3Y              | 8                                  | —                | 8               | 12                     | 0   | Gate 3 output |
| 4A              | 13                                 | _                | 12              | 18                     | I   | Gate 4 input  |
| 4B              | 12                                 | _                | 13              | 19                     | I   | Gate 4 input  |
| 4Y              | 11                                 | _                | 14              | 16                     | 0   | Gate 4 output |
| GND             | 7                                  | 4                | 11              | 10                     | _   | Ground        |
| NC              | —                                  | _                | _               | 1, 5, 7,<br>11, 15, 17 | _   | No connect    |
| V <sub>CC</sub> | 14                                 | 8                | 4               | 20                     | —   | Power supply  |

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                |                    | MIN | MAX | UNIT |
|------------------------------------------------|--------------------|-----|-----|------|
| Supply voltage, V <sub>CC</sub> <sup>(2)</sup> |                    |     | 7   | V    |
|                                                | SNx400 and SNxS400 |     | 5.5 | N/   |
| Input voltage                                  | SNx4LS00           |     | 7   | v    |
| Junction temperature, T <sub>J</sub>           |                    |     | 150 | °C   |
| Storage temperature, T <sub>stg</sub>          |                    | -65 | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Voltage values are with respect to network ground terminal.

### 6.2 ESD Ratings: SN74LS00

|   |                    |               |                                                                                | VALUE | UNIT |
|---|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| , | V                  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±500  | V    |
|   | V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±2000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance. ESD Tested on SN74LS00N package.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                            |                                | MIN  | NOM | MAX  | UNIT |  |
|-----------------|----------------------------|--------------------------------|------|-----|------|------|--|
| V               | Supply voltage             | SN54xx00                       | 4.5  | 5   | 5.5  | V    |  |
| V <sub>CC</sub> | Supply voltage             | SN74xx00                       | 4.75 | 5   | 5.25 | v    |  |
| VIH             | High-level input voltage   |                                | 2    |     |      | V    |  |
| V <sub>IL</sub> |                            | SNx400, SN7LS400, and SNx4S00  |      |     | 0.8  | V    |  |
|                 | Low-level input voltage    | SN54LS00                       |      |     | 0.7  | v    |  |
|                 | Lligh lovel output ourrent | SN5400, SN54LS00, and SN74LS00 |      |     | -0.4 |      |  |
| юн              | High-level output current  | SNx4S00                        |      |     | -1   | mA   |  |
|                 |                            | SNx400                         |      |     | 16   |      |  |
| I <sub>OL</sub> |                            | SN5LS400                       |      |     | 4    | 0    |  |
|                 | Low-level output current   | SN7LS400                       |      |     | 8    | mA   |  |
|                 |                            | SNx4S00                        |      |     | 20   |      |  |

4



5

## **Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)

|                                               |                               |          | MIN | NOM MAX | UNIT |
|-----------------------------------------------|-------------------------------|----------|-----|---------|------|
| T <sub>A</sub> Operating free-air temperature | SN54xx00                      | -55      | 125 | •••     |      |
|                                               | Operating nee-air temperature | SN74xx00 | 0   | 70      | C    |

#### SN5400, SN54LS00, SN54S00 SN7400, SN74LS00, SN74S00

SDLS025D - DECEMBER 1983-REVISED MAY 2017

www.ti.com

### 6.4 Thermal Information

|                      |                                              | SN74LS00 |           |          |         |      |  |
|----------------------|----------------------------------------------|----------|-----------|----------|---------|------|--|
|                      | THERMAL METRIC <sup>(1)(2)</sup>             |          | DB (SSOP) | N (PDIP) | NS (SO) | UNIT |  |
|                      |                                              | 14 PINS  | 14 PINS   | 14 PINS  | 14 PINS |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 90.9     | 102.8     | 54.8     | 89.7    | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 51.9     | 53.3      | 42.1     | 48.1    | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 48       | 53.4      | 34.8     | 50.1    | °C/W |  |
| ΨJT                  | Junction-to-top characterization parameter   | 18.6     | 16.5      | 26.9     | 16.7    | °C/W |  |
| ΨJB                  | Junction-to-board characterization parameter | 47.8     | 52.9      | 34.7     | 49.8    | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The package thermal impedance is calculated in accordance with JESD 51-7.

## 6.5 Electrical Characteristics: SNx400

over operating free-air temperature range (unless otherwise noted)

| PARAMETER        | Т                              | EST CONDITIONS                    | MIN | TYP | MAX  | UNIT |
|------------------|--------------------------------|-----------------------------------|-----|-----|------|------|
| V <sub>IK</sub>  | $V_{CC} = MIN and I_I = -1$    | 2 mA                              |     |     | -1.5 | V    |
| V <sub>OH</sub>  | $V_{CC} = MIN, V_{IL} = 0.8 V$ | /, and $I_{OH} = -0.4 \text{ mA}$ | 2.4 | 3.4 |      | V    |
| V <sub>OL</sub>  | $V_{CC} = MIN, V_{IH} = 2 V,$  | and $I_{OL} = 16 \text{ mA}$      |     | 0.2 | 0.4  | V    |
| li .             | $V_{CC} = MAX$ and $V_I = 5$   | 5.5 V                             |     |     | 1    | mA   |
| I <sub>IH</sub>  | $V_{CC} = MAX$ and $V_I = 2$   | 2.4 V                             |     |     | 40   | μA   |
| IIL              | $V_{CC} = MAX$ and $V_I = 0$   | ).4 V                             |     |     | -1.6 | mA   |
|                  |                                | SN5400                            | -20 |     | -55  |      |
| IOS              | $V_{CC} = MAX$                 | SN7400                            | -18 |     | -55  | mA   |
| I <sub>CCH</sub> | $V_{CC} = MAX$ and $V_I = 0$   | V                                 |     | 4   | 8    | mA   |
| I <sub>CCL</sub> | $V_{CC} = MAX$ and $V_I = 4$   | l.5 V                             |     | 12  | 22   | mA   |

### 6.6 Electrical Characteristics: SNx4LS00

over operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST                                             | CONDITIONS                        | MIN | TYP  | MAX  | UNIT |
|------------------|--------------------------------------------------|-----------------------------------|-----|------|------|------|
| V <sub>IK</sub>  | $V_{CC} = MIN \text{ and } I_I = -18 \text{ m/}$ | Α.                                |     |      | -1.5 | V    |
| V <sub>OH</sub>  | $V_{CC} = MIN, V_{IL} = MAX, and$                | d I <sub>OH</sub> = -0.4 mA       | 2.5 | 3.4  |      | V    |
| M                | $V_{CC}$ = MIN and $V_{IH}$ = 2 V                | $I_{OL} = 4 \text{ mA}$           |     | 0.25 | 0.4  | V    |
| V <sub>OL</sub>  | $v_{CC} = 10110$ and $v_{IH} = 2 v$              | I <sub>OL</sub> = 8 mA (SN74LS00) |     | 0.35 | 0.5  | v    |
| II.              | $V_{CC}$ = MAX and $V_{I}$ = 7 V                 |                                   |     |      | 0.1  | mA   |
| I <sub>IH</sub>  | $V_{CC}$ = MAX and $V_{I}$ = 2.7 V               |                                   |     |      | 20   | μA   |
| IIL              | $V_{CC}$ = MAX and $V_{I}$ = 0.4 V               |                                   |     |      | -0.4 | mA   |
| I <sub>OS</sub>  | $V_{CC} = MAX$                                   |                                   | -20 |      | -100 | mA   |
| I <sub>CCH</sub> | $V_{CC} = MAX$ and $V_I = 0 V$                   |                                   |     | 0.8  | 1.6  | mA   |
| I <sub>CCL</sub> | $V_{CC}$ = MAX and $V_{I}$ = 4.5 V               |                                   |     | 2.4  | 4.4  | mA   |

### 6.7 Electrical Characteristics: SNx4S00

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                                        | MIN | TYP | MAX  | UNIT |
|-----------------|--------------------------------------------------------|-----|-----|------|------|
| VIK             | $V_{CC}$ = MIN and I <sub>I</sub> = -18 mA             |     |     | -1.2 | V    |
| V <sub>OH</sub> | $V_{CC}$ = MIN, $V_{IL}$ = 0.8 V, and $I_{OH}$ = –1 mA | 2.5 | 3.4 |      | V    |
| V <sub>OL</sub> | $V_{CC}$ = MIN, $V_{IH}$ = 2 V, and $I_{OL}$ = 20 mA   |     |     | 0.5  | V    |
| II.             | $V_{CC}$ = MAX and $V_{I}$ = 5.5 V                     |     |     | 1    | mA   |
| IIH             | $V_{CC}$ = MAX and $V_{I}$ = 2.7 V                     |     |     | 50   | μA   |
| IIL             | $V_{CC}$ = MAX and $V_{I}$ = 0.5 V                     |     |     | -2   | mA   |

6

7

www.ti.com

#### Electrical Characteristics: SNx4S00 (continued)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                    | MIN | TYP | MAX  | UNIT |
|------------------|------------------------------------|-----|-----|------|------|
| I <sub>OS</sub>  | $V_{CC} = MAX$                     | -40 |     | -100 | mA   |
| I <sub>CCH</sub> | $V_{CC} = MAX$ and $V_I = 0 V$     |     | 10  | 16   | mA   |
| I <sub>CCL</sub> | $V_{CC}$ = MAX and $V_{I}$ = 4.5 V |     | 20  | 36   | mA   |

#### 6.8 Switching Characteristics: SNx400

 $V_{CC}$  = 5 V,  $T_A$  = 25°C, and over operating free-air temperature range (unless otherwise noted). See Figure 2.

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS                                | MIN | TYP | MAX | UNIT |
|------------------|--------------|-------------|------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | A or B       | Y           | $P_{-} = 400 \Omega_{-} and C_{-} = 15 nE_{-}$ |     | 11  | 22  | -    |
| t <sub>PHL</sub> | AUID         |             | $R_L = 400 \Omega$ and $C_L = 15 pF$           |     | 7   | 15  | ns   |

#### 6.9 Switching Characteristics: SNx4LS00

 $V_{CC}$  = 5 V,  $T_A$  = 25°C, and over operating free-air temperature range (unless otherwise noted). See Figure 2.

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|------------------|--------------|-------------|-------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | A or D       | V           |                                     |     | 9   | 15  | 20   |
| t <sub>PHL</sub> | A or B       | ř           | $R_L = 2 k\Omega$ and $C_L = 15 pF$ |     | 10  | 15  | ns   |

#### 6.10 Switching Characteristics: SNx4S00

 $V_{CC}$  = 5 V,  $T_A$  = 25°C, and over operating free-air temperature range (unless otherwise noted). See Figure 2.

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) TEST CONDITIONS |                                                                                | MIN | TYP | MAX | UNIT |
|------------------|--------------|-----------------------------|--------------------------------------------------------------------------------|-----|-----|-----|------|
|                  | A or B       | V                           | $R_L$ = 280 $\Omega$ and $C_L$ = 15 pF                                         |     | 3   | 4.5 |      |
| <sup>T</sup> PLH | AUID         | ř                           | $R_{L}$ = 280 $\Omega$ and $C_{L}$ = 50 pF                                     |     | 4.5 |     | ~~   |
|                  | A or D       | V                           | $\textrm{R}_{\textrm{L}}$ = 280 $\Omega$ and $\textrm{C}_{\textrm{L}}$ = 15 pF |     | 3   | 5   | ns   |
| <sup>T</sup> PHL | A or B       | ř                           | $\rm R_L$ = 280 $\Omega$ and $\rm C_L$ = 50 pF                                 |     | 5   |     |      |

SDLS025D-DECEMBER 1983-REVISED MAY 2017



Texas

www.ti.com

#### 6.11 Typical Characteristics

 $C_L = 15 \text{ pF}$ 

8





### 7 Parameter Measurement Information

#### 7.1 Propagation Delays, Setup and Hold Times, and Pulse Width



- B. All diodes are 1N3064 or equivalent.
  - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - D. S1 and S2 are closed for tp<sub>LH</sub>, tp<sub>HL</sub>, tp<sub>HZ</sub>, and tp<sub>LZ</sub>; S1 is open and S2 is closed for tp<sub>ZH</sub>; S1 is closed and S2 is open for tp<sub>ZL</sub>.
     E. All input pulses are supplied by generators having the following characteristics: PRR≤1 MHz, Z<sub>O</sub> ≈ 50 Ω; t<sub>r</sub> and t<sub>f</sub> ≤ 7 ns for Series 54/74 devices and t<sub>r</sub> and t<sub>f</sub> ≤ 2.5 ns for Series 54S/74S devices.
  - F. The outputs are measured one at a time with one input transition per measurement.

#### Figure 2. Load Circuits and Voltage Waveforms

#### 8 Detailed Description

#### 8.1 Overview

The SNx4xx00 devices are quadruple, 2-input NAND gates which perform the Boolean function  $Y = \overline{A \cdot B}$  or  $Y = \overline{A + B}$  in positive logic.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

The operating voltage of SN74xx00 is from 4.75-V to 5.25-V V<sub>CC</sub>. The operating voltage of SN54xx00 is from 4.5-V to 5.5-V V<sub>CC</sub>. The SN54xx00 devices are rated from –55°C to 125°C whereas SN74xx00 device are rated from 0°C to 70°C.

#### 8.4 Device Functional Modes

Table 1 lists the functions of the devices.

| INP | OUTPUT |   |
|-----|--------|---|
| Α   | В      | Y |
| Н   | Н      | L |
| L   | Х      | Н |
| Х   | L      | Н |

#### Table 1. Functional Table (Each Gate)



#### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SNx4xx00 devices are quadruple, 2-input NAND gate. A typical application of NAND gate can be as an error indicator as shown in Figure 3. If either of the sensor has an error, the error flag is high to indicate system error.

#### 9.2 Typical Application



Figure 3. Typical Application Diagram

#### 9.2.1 Design Requirements

These devices use BJT technology and have unbalanced output drive with  $I_{OL}$  and  $I_{OH}$  specified as per the *Recommended Operating Conditions*.

#### 9.2.2 Detailed Design Procedure

- Recommended Input Conditions:
  - The inputs are TTL compliant.
  - Because the base-emitter junction at the inputs breaks down, no voltage greater than 5.5 V must be applied to the inputs.
  - Specified high and low levels: See V<sub>IH</sub> and V<sub>IL</sub> in *Recommended Operating Conditions*.
- Recommended Output Conditions:
  - No more than one output must be shorted at a time as per the *Electrical Characteristics:* SNx400 for thermal stability and reliability.
  - For high-current applications, consider thermal characteristics of the package listed in *Thermal Information*.

#### **Typical Application (continued)**

#### 9.2.3 Application Curve

 $C_{L} = 15 \text{ pF}$ 



Figure 4. T<sub>PLH</sub> (Across Devices)

### **10 Power Supply Recommendations**

The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Recommended Operating Conditions* for each of the SNx4LS00, SNx4S00, and SNx400 devices.

Each V<sub>CC</sub> pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended; if there are multiple V<sub>CC</sub> pins, then 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1  $\mu$ F and a 1  $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.



#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic, devices inputs must never float.

Devices with multiple-emitter inputs (SN74 and SN74S series) need special care. Because no voltage greater than 5.5 V must be applied to the inputs (if exceeded, the base-emitter junction at the inputs breaks down), the inputs of these devices must be connected to the supply voltage,  $V_{CC}$ , through series resistor,  $R_S$  (see Figure 5). This resistor must be dimensioned such that the current flowing into the gate or gates, which results from overvoltage, does not exceed 1 mA. However, because the high-level input current of the circuits connected to the gate flows through this resistor, the resistor must be dimensioned so that the voltage drop across it still allows the required high level. Equation 1 and Equation 2 are for dimensioning resistor,  $R_S$ , and several inputs can be connected to a high level through a single resistor if the following conditions are met.

$$R_{S(min)} \frac{V_{CCP} 5.5 V}{1 mA}$$

$$R_{S(max)} \frac{V_{CC(min)} 2.4 V}{n I_{IH}}$$
(1)

where

- n = number of inputs connected
- $I_{IH}$  = high input current (typical 40 µA)
- V<sub>CC(min)</sub> = minimum supply voltage, V<sub>CC</sub>
- V<sub>CCP</sub> = maximum peak voltage of the supply voltage, V<sub>CC</sub> (about 7 V)

#### 11.2 Layout Example



Figure 5. Series Resistor Connected to Unused Inputs of Multiple-Emitter Transistors

(2)

## 12 Device and Documentation Support

#### **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following: *Designing With Logic* (SDYA009)

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | SAMPLE & BUY TECHNICAL DOCUMENTS |            | SUPPORT &<br>COMMUNITY |
|----------|----------------|--------------|----------------------------------|------------|------------------------|
| SN5400   | Click here     | Click here   | Click here                       | Click here | Click here             |
| SN54LS00 | Click here     | Click here   | Click here                       | Click here | Click here             |
| SN54S00  | Click here     | Click here   | Click here                       | Click here | Click here             |
| SN7400   | Click here     | Click here   | Click here                       | Click here | Click here             |
| SN74LS00 | Click here     | Click here   | Click here                       | Click here | Click here             |
| SN74S00  | Click here     | Click here   | Click here                       | Click here | Click here             |

#### Table 2. Related Links

### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



15

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



24-Aug-2018

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •   | Eco Plan | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking       | Samples |
|------------------|--------|--------------|---------|------|-----|----------|------------------|--------------------|--------------|----------------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)      | (6)              | (3)                |              | (4/5)                |         |
| JM38510/00104BCA | ACTIVE | CDIP         | J       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00104BCA | Samples |
| JM38510/00104BDA | ACTIVE | CFP          | W       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00104BDA | Samples |
| JM38510/07001BCA | ACTIVE | CDIP         | J       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>07001BCA | Samples |
| JM38510/07001BDA | ACTIVE | CFP          | W       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>07001BDA | Samples |
| JM38510/30001B2A | ACTIVE | LCCC         | FK      | 20   | 1   | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>30001B2A | Samples |
| JM38510/30001BCA | ACTIVE | CDIP         | J       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>30001BCA | Samples |
| JM38510/30001BDA | ACTIVE | CFP          | W       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>30001BDA | Samples |
| JM38510/30001SCA | ACTIVE | CDIP         | J       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/30001S<br>CA | Samples |
| JM38510/30001SDA | ACTIVE | CFP          | W       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/30001S<br>DA | Samples |
| M38510/00104BCA  | ACTIVE | CDIP         | J       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00104BCA | Samples |
| M38510/00104BDA  | ACTIVE | CFP          | W       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>00104BDA | Samples |
| M38510/07001BCA  | ACTIVE | CDIP         | J       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>07001BCA | Samples |
| M38510/07001BDA  | ACTIVE | CFP          | W       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>07001BDA | Samples |
| M38510/30001B2A  | ACTIVE | LCCC         | FK      | 20   | 1   | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>30001B2A | Samples |
| M38510/30001BCA  | ACTIVE | CDIP         | J       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>30001BCA | Samples |
| M38510/30001BDA  | ACTIVE | CFP          | W       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>30001BDA | Samples |
| M38510/30001SCA  | ACTIVE | CDIP         | J       | 14   | 1   | TBD      | A42              | N / A for Pkg Type | -55 to 125   | JM38510/30001S<br>CA | Samples |



# PACKAGE OPTION ADDENDUM

24-Aug-2018

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking       | Sample |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|--------|
|                  | (1)    |              |                    |      | QLY            | (2)                        | (6)              | (3)                |              | (4/5)                |        |
| M38510/30001SDA  | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/30001S<br>DA | Sample |
| SN5400J          | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN5400J              | Sample |
| SN54LS00J        | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN54LS00J            | Sample |
| SN54S00J         | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN54S00J             | Sample |
| SN7400D          | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7400                 | Sample |
| SN7400DG4        | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 7400                 | Sampl  |
| SN7400N          | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN7400N              | Sampl  |
| SN7400NE4        | ACTIVE | PDIP         | Ν                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN7400N              | Sampl  |
| SN74LS00D        | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS00                 | Sampl  |
| SN74LS00DBR      | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS00                 | Sampl  |
| SN74LS00DG4      | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS00                 | Sampl  |
| SN74LS00DR       | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS00                 | Sampl  |
| SN74LS00DRE4     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS00                 | Sampl  |
| SN74LS00N        | ACTIVE | PDIP         | Ν                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74LS00N            | Sampl  |
| SN74LS00NE4      | ACTIVE | PDIP         | Ν                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74LS00N            | Sampl  |
| SN74LS00NSR      | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 74LS00               | Samp   |
| SN74LS00NSRG4    | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 74LS00               | Samp   |
| SN74LS00PSR      | ACTIVE | SO           | PS                 | 8    | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS00                 | Samp   |



# PACKAGE OPTION ADDENDUM

24-Aug-2018

| Orderable Device | Status | Package Type |         | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN74LS00PSRG4    | ACTIVE | SO           | PS      | 8    | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS00           | Samples |
| SN74S00D         | NRND   | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | S00            |         |
| SN74S00DE4       | NRND   | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | S00            |         |
| SN74S00N         | NRND   | PDIP         | Ν       | 14   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74S00N       |         |
| SNJ5400J         | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ5400J       | Samples |
| SNJ5400W         | ACTIVE | CFP          | W       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ5400W       | Samples |
| SNJ54LS00FK      | ACTIVE | LCCC         | FK      | 20   | 1    | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | SNJ54LS00FK    | Samples |
| SNJ54LS00J       | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ54LS00J     | Samples |
| SNJ54LS00W       | ACTIVE | CFP          | W       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ54LS00W     | Samples |
| SNJ54S00FK       | ACTIVE | LCCC         | FK      | 20   | 1    | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | SNJ54S<br>00FK | Samples |
| SNJ54S00J        | ACTIVE | CDIP         | J       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ54S00J      | Samples |
| SNJ54S00W        | ACTIVE | CFP          | W       | 14   | 1    | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ54S00W      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



24-Aug-2018

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN5400, SN54LS00, SN54LS00-SP, SN54S00, SN7400, SN74LS00, SN74S00 :

- Catalog: SN7400, SN74LS00, SN54LS00, SN74S00
- Military: SN5400, SN54LS00, SN54S00
- Space: SN54LS00-SP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |            |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|                             | Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SI                          | N74LS00DR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN                          | I74LS00NSR | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Dec-2018



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS00DR  | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74LS00NSR | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |

LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



W (R-GDFP-F14)

CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP1-F14



# **GENERIC PACKAGE VIEW**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



# **PACKAGE OUTLINE**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



# J0014A

# **EXAMPLE BOARD LAYOUT**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### **MECHANICAL DATA**

## PS (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

## DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated